blob: 95cf330d1e431af666b6fec670a5dfbd889774a2 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahyb0005132015-05-12 18:19:47 -070018 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070020 select ARCH_ROMSTAGE_X86_32
21 select ARCH_VERSTAGE_X86_32
Aaron Durbined8a7232015-11-24 12:35:06 -060022 select ACPI_NHLT
Teo Boon Tiong673a4d02016-11-10 21:06:51 +080023 select BOOTBLOCK_CONSOLE
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050024 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050025 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070026 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070027 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Subrata Banik68d5d8b2016-07-18 14:13:52 +053028 select C_ENVIRONMENT_BOOTBLOCK
Lee Leahyb0005132015-05-12 18:19:47 -070029 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070030 select COMMON_FADT
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Aaron Durbinffdf9012015-07-24 13:00:36 -050032 select GENERIC_GPIO_LIB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070033 select HAVE_HARD_RESET
Aaron Durbin387084c2015-07-30 13:41:01 -050034 select HAVE_INTEL_FIRMWARE
Lee Leahyb0005132015-05-12 18:19:47 -070035 select HAVE_MONOTONIC_TIMER
36 select HAVE_SMI_HANDLER
Lee Leahyb0005132015-05-12 18:19:47 -070037 select IOAPIC
Aaron Durbinf5ff8542016-05-05 10:38:03 -050038 select NO_FIXED_XIP_ROM_SIZE
Duncan Laurie205ed2d2016-06-02 15:23:42 -070039 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070040 select PARALLEL_MP
41 select PCIEXP_ASPM
42 select PCIEXP_COMMON_CLOCK
43 select PCIEXP_CLK_PM
Aaron Durbin27d153c2015-07-13 13:50:34 -050044 select PCIEXP_L1_SUB_STATE
Subrata Banik93ebe492017-03-14 18:24:47 +053045 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070046 select REG_SCRIPT
47 select RELOCATABLE_MODULES
48 select RELOCATABLE_RAMSTAGE
Aaron Durbin16246ea2016-08-05 21:23:37 -050049 select RTC
Lee Leahy1d14b3e2015-05-12 18:23:27 -070050 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070051 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053052 select SOC_INTEL_COMMON_BLOCK
Furquan Shaikh05a6f292017-03-31 14:02:47 -070053 select SOC_INTEL_COMMON_BLOCK_GSPI
Bora Guvendik43c31092017-04-11 16:05:23 -070054 select SOC_INTEL_COMMON_BLOCK_ITSS
Aamir Bohra015c6432017-04-06 11:15:18 +053055 select SOC_INTEL_COMMON_BLOCK_LPSS
Subrata Banike7ceae72017-03-08 17:59:40 +053056 select SOC_INTEL_COMMON_BLOCK_PCR
Subrata Banike0268d32017-03-09 13:56:17 +053057 select SOC_INTEL_COMMON_BLOCK_RTC
Subrata Banik93ebe492017-03-14 18:24:47 +053058 select SOC_INTEL_COMMON_BLOCK_SA
Aamir Bohrac1f260e2017-03-31 21:02:16 +053059 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banike074d622017-02-16 16:16:37 +053060 select SOC_INTEL_COMMON_BLOCK_XHCI
Duncan Laurie4001f242016-06-07 16:40:19 -070061 select SOC_INTEL_COMMON_LPSS_I2C
Aaron Durbinc14a1a92016-06-28 15:41:07 -050062 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070063 select SOC_INTEL_COMMON_RESET
Furquan Shaikhd0c000522016-11-21 09:19:53 -080064 select SOC_INTEL_COMMON_SPI_FLASH_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070065 select SMM_TSEG
66 select SMP
Lee Leahyb0005132015-05-12 18:19:47 -070067 select SSE2
68 select SUPPORT_CPU_UCODE_IN_CBFS
69 select TSC_CONSTANT_RATE
70 select TSC_SYNC_MFENCE
71 select UDELAY_TSC
Rizwan Qureshi17335fa2017-01-14 06:08:21 +053072 select ACPI_NHLT
Lee Leahyb0005132015-05-12 18:19:47 -070073
Naresh G Solankife517f62016-10-17 17:21:08 +053074config MAINBOARD_USES_FSP2_0
75 bool
76 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +053077
78config USE_FSP2_0_DRIVER
79 bool "Build with FSP 2.0"
Naresh G Solankife517f62016-10-17 17:21:08 +053080 depends on MAINBOARD_USES_FSP2_0
81 default y if MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053082 select PLATFORM_USES_FSP2_0
83 select ADD_VBT_DATA_FILE
84 select SOC_INTEL_COMMON_GFX_OPREGION
Aaron Durbin79f07412017-04-16 21:49:29 -050085 select POSTCAR_CONSOLE
86 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +053087
88config USE_FSP1_1_DRIVER
89 bool "Build with FSP 1.1"
Naresh G Solankife517f62016-10-17 17:21:08 +053090 depends on !MAINBOARD_USES_FSP2_0
91 default y if !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053092 select PLATFORM_USES_FSP1_1
93 select GOP_SUPPORT
94 select DISPLAY_FSP_ENTRY_POINTS
95
Furquan Shaikh610a33a2016-07-22 16:17:53 -070096config CHROMEOS
97 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -080098
99config VBOOT
100 select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC
101 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700102 select VBOOT_OPROM_MATTERS
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700103 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500104 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700105 select VBOOT_VBNV_CMOS
106 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700107
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700108config BOOTBLOCK_RESETS
109 string
110 default "soc/intel/common/reset.c"
111
Martin Roth59ff3402016-02-09 09:06:46 -0700112config CBFS_SIZE
113 hex
114 default 0x200000
115
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700116config CPU_ADDR_BITS
117 int
118 default 36
119
120config DCACHE_RAM_BASE
121 hex "Base address of cache-as-RAM"
122 default 0xfef00000
123
124config DCACHE_RAM_SIZE
125 hex "Length in bytes of cache-as-RAM"
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530126 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700127 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700128 The size of the cache-as-ram region required during bootblock
129 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700130
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530131config DCACHE_BSP_STACK_SIZE
132 hex
133 default 0x4000
134 help
135 The amount of anticipated stack usage in CAR by bootblock and
136 other stages.
137
138config C_ENV_BOOTBLOCK_SIZE
139 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700140 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530141
Subrata Banik086730b2015-12-02 11:42:04 +0530142config EXCLUDE_NATIVE_SD_INTERFACE
143 bool
144 default n
145 help
146 If you set this option to n, will not use native SD controller.
147
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700148config HEAP_SIZE
149 hex
150 default 0x80000
151
152config IED_REGION_SIZE
153 hex
154 default 0x400000
155
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700156config MONOTONIC_TIMER_MSR
157 def_bool y
158 select HAVE_MONOTONIC_TIMER
159 help
160 Provide a monotonic timer using the 24MHz MSR counter.
161
Subrata Banike7ceae72017-03-08 17:59:40 +0530162config PCR_BASE_ADDRESS
163 hex
164 default 0xfd000000
165 help
166 This option allows you to select MMIO Base Address of sideband bus.
167
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700168config PRE_GRAPHICS_DELAY
169 int "Graphics initialization delay in ms"
170 default 0
171 help
172 On some systems, coreboot boots so fast that connected monitors
173 (mostly TVs) won't be able to wake up fast enough to talk to the
174 VBIOS. On those systems we need to wait for a bit before executing
175 the VBIOS.
176
177config SERIAL_CPU_INIT
178 bool
179 default n
180
181config SERIRQ_CONTINUOUS_MODE
182 bool
pchandri1d77c722015-09-09 17:22:09 -0700183 default n
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700184 help
185 If you set this option to y, the serial IRQ machine will be
186 operated in continuous mode.
187
188config SMM_RESERVED_SIZE
189 hex
190 default 0x200000
191
192config SMM_TSEG_SIZE
193 hex
194 default 0x800000
195
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700196config VGA_BIOS_ID
197 string
198 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700199
Aaron Durbine33a1722015-07-30 16:52:56 -0500200config UART_DEBUG
201 bool "Enable UART debug port."
Aaron Durbine33a1722015-07-30 16:52:56 -0500202 default n
Martin Roth1afcb232015-08-15 17:36:15 -0600203 select CONSOLE_SERIAL
Aaron Durbine33a1722015-07-30 16:52:56 -0500204 select DRIVERS_UART
Aaron Durbine33a1722015-07-30 16:52:56 -0500205 select DRIVERS_UART_8250MEM_32
Furquan Shaikhb168db72016-08-01 19:37:38 -0700206 select NO_UART_ON_SUPERIO
Aaron Durbine33a1722015-07-30 16:52:56 -0500207
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800208config SKYLAKE_SOC_PCH_H
209 bool
210 default n
211 help
212 Choose this option if you have a PCH-H chipset.
213
Aaron Durbin3953e392015-09-03 00:41:29 -0500214config CHIPSET_BOOTBLOCK_INCLUDE
215 string
216 default "soc/intel/skylake/bootblock/timestamp.inc"
217
Aaron Durbined8a7232015-11-24 12:35:06 -0600218config NHLT_DMIC_2CH
219 bool
220 default n
221 help
222 Include DSP firmware settings for 2 channel DMIC array.
223
224config NHLT_DMIC_4CH
225 bool
226 default n
227 help
228 Include DSP firmware settings for 4 channel DMIC array.
229
230config NHLT_NAU88L25
231 bool
232 default n
233 help
234 Include DSP firmware settings for nau88l25 headset codec.
235
236config NHLT_MAX98357
237 bool
238 default n
239 help
240 Include DSP firmware settings for max98357 amplifier.
241
242config NHLT_SSM4567
243 bool
244 default n
245 help
246 Include DSP firmware settings for ssm4567 smart amplifier.
247
Duncan Laurie4a75a662017-03-02 10:13:51 -0800248config NHLT_RT5514
249 bool
250 default n
251 help
252 Include DSP firmware settings for rt5514 DSP.
253
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530254config NHLT_RT5663
255 bool
256 default n
257 help
258 Include DSP firmware settings for rt5663 headset codec.
259
260config NHLT_MAX98927
261 bool
262 default n
263 help
264 Include DSP firmware settings for max98927 amplifier.
265
Subrata Banik03e971c2017-03-07 14:02:23 +0530266choice
267 prompt "Cache-as-ram implementation"
268 default CAR_NEM_ENHANCED
269 help
270 This option allows you to select how cache-as-ram (CAR) is set up.
271
272config CAR_NEM_ENHANCED
273 bool "Enhanced Non-evict mode"
274 select SOC_INTEL_COMMON_BLOCK_CAR
275 select INTEL_CAR_NEM_ENHANCED
276 help
277 A current limitation of NEM (Non-Evict mode) is that code and data sizes
278 are derived from the requirement to not write out any modified cache line.
279 With NEM, if there is no physical memory behind the cached area,
280 the modified data will be lost and NEM results will be inconsistent.
281 ENHANCED NEM guarantees that modified data is always
282 kept in cache while clean data is replaced.
283
284config USE_SKYLAKE_FSP_CAR
285 bool "Use FSP CAR"
286 select FSP_CAR
287 help
288 Use FSP APIs to initialize & tear Down the Cache-As-Ram.
289
290endchoice
291
Subrata Banikfbdc7192016-01-19 19:19:15 +0530292config SKIP_FSP_CAR
Martin Rothb00ddec2016-01-31 10:39:47 -0700293 bool "Skip cache as RAM setup in FSP"
294 default y
295 help
296 Skip Cache as RAM setup in FSP.
Subrata Banikfbdc7192016-01-19 19:19:15 +0530297
Aaron Durbine56191e2016-08-11 09:50:49 -0500298config SPI_FLASH_INCLUDE_ALL_DRIVERS
299 bool
300 default n
301
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530302config MAX_ROOT_PORTS
303 int
304 default 24 if PLATFORM_USES_FSP2_0
305 default 20 if PLATFORM_USES_FSP1_1
306
Jenny TC2864f852017-02-09 16:01:59 +0530307config NO_FADT_8042
308 bool
309 default n
310 help
311 Choose this option if you want to disable 8042 Keyboard
312
Furquan Shaikh340908a2017-04-04 11:47:19 -0700313config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
314 int
315 default 120
316
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700317config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
318 int
319 default 2
320
Lee Leahyb0005132015-05-12 18:19:47 -0700321endif