Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 1 | config SOC_INTEL_SKYLAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Skylake support |
| 5 | |
| 6 | if SOC_INTEL_SKYLAKE |
| 7 | |
| 8 | config CPU_SPECIFIC_OPTIONS |
| 9 | def_bool y |
Aaron Durbin | e0a4914 | 2016-07-13 23:20:51 -0500 | [diff] [blame] | 10 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 11 | select ARCH_BOOTBLOCK_X86_32 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 12 | select ARCH_RAMSTAGE_X86_32 |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 13 | select ARCH_ROMSTAGE_X86_32 |
| 14 | select ARCH_VERSTAGE_X86_32 |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 15 | select ACPI_NHLT |
Aaron Durbin | e4cc8cd | 2016-08-11 23:55:39 -0500 | [diff] [blame] | 16 | select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH |
Aaron Durbin | e8e118d | 2016-08-12 15:00:10 -0500 | [diff] [blame] | 17 | select BOOT_DEVICE_SUPPORTS_WRITES |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 18 | select CACHE_MRC_SETTINGS |
Alexandru Gagniuc | 27fea06 | 2015-08-29 20:00:24 -0700 | [diff] [blame] | 19 | select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE |
Subrata Banik | 68d5d8b | 2016-07-18 14:13:52 +0530 | [diff] [blame] | 20 | select C_ENVIRONMENT_BOOTBLOCK |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 21 | select COLLECT_TIMESTAMPS |
| 22 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Aaron Durbin | ffdf901 | 2015-07-24 13:00:36 -0500 | [diff] [blame] | 23 | select GENERIC_GPIO_LIB |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 24 | select HAVE_HARD_RESET |
Aaron Durbin | 387084c | 2015-07-30 13:41:01 -0500 | [diff] [blame] | 25 | select HAVE_INTEL_FIRMWARE |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 26 | select HAVE_MONOTONIC_TIMER |
| 27 | select HAVE_SMI_HANDLER |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 28 | select IOAPIC |
| 29 | select MMCONF_SUPPORT |
| 30 | select MMCONF_SUPPORT_DEFAULT |
Aaron Durbin | f5ff854 | 2016-05-05 10:38:03 -0500 | [diff] [blame] | 31 | select NO_FIXED_XIP_ROM_SIZE |
Duncan Laurie | 205ed2d | 2016-06-02 15:23:42 -0700 | [diff] [blame] | 32 | select MRC_SETTINGS_PROTECT |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 33 | select PARALLEL_MP |
| 34 | select PCIEXP_ASPM |
| 35 | select PCIEXP_COMMON_CLOCK |
| 36 | select PCIEXP_CLK_PM |
Aaron Durbin | 27d153c | 2015-07-13 13:50:34 -0500 | [diff] [blame] | 37 | select PCIEXP_L1_SUB_STATE |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 38 | select REG_SCRIPT |
| 39 | select RELOCATABLE_MODULES |
| 40 | select RELOCATABLE_RAMSTAGE |
Aaron Durbin | 16246ea | 2016-08-05 21:23:37 -0500 | [diff] [blame] | 41 | select RTC |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 42 | select SOC_INTEL_COMMON |
Duncan Laurie | a1c8b34d | 2015-09-08 16:12:44 -0700 | [diff] [blame] | 43 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Duncan Laurie | 4001f24 | 2016-06-07 16:40:19 -0700 | [diff] [blame] | 44 | select SOC_INTEL_COMMON_LPSS_I2C |
Aaron Durbin | c14a1a9 | 2016-06-28 15:41:07 -0500 | [diff] [blame] | 45 | select SOC_INTEL_COMMON_NHLT |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 46 | select SOC_INTEL_COMMON_RESET |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 47 | select SMM_TSEG |
| 48 | select SMP |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 49 | select SSE2 |
| 50 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 51 | select TSC_CONSTANT_RATE |
| 52 | select TSC_SYNC_MFENCE |
| 53 | select UDELAY_TSC |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 54 | |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame^] | 55 | choice |
| 56 | prompt "FSP Driver" |
| 57 | default USE_FSP1_1_DRIVER |
| 58 | |
| 59 | config USE_FSP2_0_DRIVER |
| 60 | bool "Build with FSP 2.0" |
| 61 | select PLATFORM_USES_FSP2_0 |
| 62 | select ADD_VBT_DATA_FILE |
| 63 | select SOC_INTEL_COMMON_GFX_OPREGION |
| 64 | |
| 65 | config USE_FSP1_1_DRIVER |
| 66 | bool "Build with FSP 1.1" |
| 67 | select PLATFORM_USES_FSP1_1 |
| 68 | select GOP_SUPPORT |
| 69 | select DISPLAY_FSP_ENTRY_POINTS |
| 70 | |
| 71 | endchoice |
| 72 | |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 73 | config CHROMEOS |
| 74 | select CHROMEOS_RAMOOPS_DYNAMIC |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 75 | select EC_SOFTWARE_SYNC if EC_GOOGLE_CHROMEEC |
Aaron Durbin | a6914d2 | 2016-08-24 08:49:29 -0500 | [diff] [blame] | 76 | select SEPARATE_VERSTAGE |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 77 | select VBOOT_EC_SLOW_UPDATE |
| 78 | select VBOOT_OPROM_MATTERS |
Furquan Shaikh | b8257df | 2016-07-22 09:20:56 -0700 | [diff] [blame] | 79 | select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT |
Aaron Durbin | a6914d2 | 2016-08-24 08:49:29 -0500 | [diff] [blame] | 80 | select VBOOT_STARTS_IN_BOOTBLOCK |
Furquan Shaikh | 2a12e2e | 2016-07-25 11:48:03 -0700 | [diff] [blame] | 81 | select VBOOT_VBNV_CMOS |
| 82 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 83 | select VIRTUAL_DEV_SWITCH |
| 84 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 85 | config BOOTBLOCK_RESETS |
| 86 | string |
| 87 | default "soc/intel/common/reset.c" |
| 88 | |
Martin Roth | 59ff340 | 2016-02-09 09:06:46 -0700 | [diff] [blame] | 89 | config CBFS_SIZE |
| 90 | hex |
| 91 | default 0x200000 |
| 92 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 93 | config CPU_ADDR_BITS |
| 94 | int |
| 95 | default 36 |
| 96 | |
Duncan Laurie | 4001f24 | 2016-06-07 16:40:19 -0700 | [diff] [blame] | 97 | config SOC_INTEL_COMMON_LPSS_I2C_CLOCK_MHZ |
| 98 | int |
| 99 | default 120 |
| 100 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 101 | config DCACHE_RAM_BASE |
| 102 | hex "Base address of cache-as-RAM" |
| 103 | default 0xfef00000 |
| 104 | |
| 105 | config DCACHE_RAM_SIZE |
| 106 | hex "Length in bytes of cache-as-RAM" |
Rizwan Qureshi | 3ad6356 | 2016-08-14 15:48:33 +0530 | [diff] [blame] | 107 | default 0x40000 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 108 | help |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 109 | The size of the cache-as-ram region required during bootblock |
| 110 | and/or romstage. |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 111 | |
Subrata Banik | 68d5d8b | 2016-07-18 14:13:52 +0530 | [diff] [blame] | 112 | config DCACHE_BSP_STACK_SIZE |
| 113 | hex |
| 114 | default 0x4000 |
| 115 | help |
| 116 | The amount of anticipated stack usage in CAR by bootblock and |
| 117 | other stages. |
| 118 | |
| 119 | config C_ENV_BOOTBLOCK_SIZE |
| 120 | hex |
Furquan Shaikh | 7038596 | 2016-08-24 10:28:30 -0700 | [diff] [blame] | 121 | default 0xC000 |
Subrata Banik | 68d5d8b | 2016-07-18 14:13:52 +0530 | [diff] [blame] | 122 | |
Subrata Banik | 086730b | 2015-12-02 11:42:04 +0530 | [diff] [blame] | 123 | config EXCLUDE_NATIVE_SD_INTERFACE |
| 124 | bool |
| 125 | default n |
| 126 | help |
| 127 | If you set this option to n, will not use native SD controller. |
| 128 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 129 | config HEAP_SIZE |
| 130 | hex |
| 131 | default 0x80000 |
| 132 | |
| 133 | config IED_REGION_SIZE |
| 134 | hex |
| 135 | default 0x400000 |
| 136 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 137 | config MMCONF_BASE_ADDRESS |
| 138 | hex "MMIO Base Address" |
| 139 | default 0xe0000000 |
| 140 | |
| 141 | config MONOTONIC_TIMER_MSR |
| 142 | def_bool y |
| 143 | select HAVE_MONOTONIC_TIMER |
| 144 | help |
| 145 | Provide a monotonic timer using the 24MHz MSR counter. |
| 146 | |
| 147 | config PRE_GRAPHICS_DELAY |
| 148 | int "Graphics initialization delay in ms" |
| 149 | default 0 |
| 150 | help |
| 151 | On some systems, coreboot boots so fast that connected monitors |
| 152 | (mostly TVs) won't be able to wake up fast enough to talk to the |
| 153 | VBIOS. On those systems we need to wait for a bit before executing |
| 154 | the VBIOS. |
| 155 | |
| 156 | config SERIAL_CPU_INIT |
| 157 | bool |
| 158 | default n |
| 159 | |
| 160 | config SERIRQ_CONTINUOUS_MODE |
| 161 | bool |
pchandri | 1d77c72 | 2015-09-09 17:22:09 -0700 | [diff] [blame] | 162 | default n |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 163 | help |
| 164 | If you set this option to y, the serial IRQ machine will be |
| 165 | operated in continuous mode. |
| 166 | |
| 167 | config SMM_RESERVED_SIZE |
| 168 | hex |
| 169 | default 0x200000 |
| 170 | |
| 171 | config SMM_TSEG_SIZE |
| 172 | hex |
| 173 | default 0x800000 |
| 174 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 175 | config VGA_BIOS_ID |
| 176 | string |
| 177 | default "8086,0406" |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 178 | |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 179 | config UART_DEBUG |
| 180 | bool "Enable UART debug port." |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 181 | default n |
Furquan Shaikh | b168db7 | 2016-08-01 19:37:38 -0700 | [diff] [blame] | 182 | select BOOTBLOCK_CONSOLE |
Martin Roth | 1afcb23 | 2015-08-15 17:36:15 -0600 | [diff] [blame] | 183 | select CONSOLE_SERIAL |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 184 | select DRIVERS_UART |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 185 | select DRIVERS_UART_8250MEM_32 |
Furquan Shaikh | b168db7 | 2016-08-01 19:37:38 -0700 | [diff] [blame] | 186 | select NO_UART_ON_SUPERIO |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 187 | |
Aaron Durbin | 3953e39 | 2015-09-03 00:41:29 -0500 | [diff] [blame] | 188 | config CHIPSET_BOOTBLOCK_INCLUDE |
| 189 | string |
| 190 | default "soc/intel/skylake/bootblock/timestamp.inc" |
| 191 | |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 192 | config NHLT_DMIC_2CH |
| 193 | bool |
| 194 | default n |
| 195 | help |
| 196 | Include DSP firmware settings for 2 channel DMIC array. |
| 197 | |
| 198 | config NHLT_DMIC_4CH |
| 199 | bool |
| 200 | default n |
| 201 | help |
| 202 | Include DSP firmware settings for 4 channel DMIC array. |
| 203 | |
| 204 | config NHLT_NAU88L25 |
| 205 | bool |
| 206 | default n |
| 207 | help |
| 208 | Include DSP firmware settings for nau88l25 headset codec. |
| 209 | |
| 210 | config NHLT_MAX98357 |
| 211 | bool |
| 212 | default n |
| 213 | help |
| 214 | Include DSP firmware settings for max98357 amplifier. |
| 215 | |
| 216 | config NHLT_SSM4567 |
| 217 | bool |
| 218 | default n |
| 219 | help |
| 220 | Include DSP firmware settings for ssm4567 smart amplifier. |
| 221 | |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 222 | config SKIP_FSP_CAR |
Martin Roth | b00ddec | 2016-01-31 10:39:47 -0700 | [diff] [blame] | 223 | bool "Skip cache as RAM setup in FSP" |
| 224 | default y |
| 225 | help |
| 226 | Skip Cache as RAM setup in FSP. |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 227 | |
Aaron Durbin | e56191e | 2016-08-11 09:50:49 -0500 | [diff] [blame] | 228 | config SPI_FLASH_INCLUDE_ALL_DRIVERS |
| 229 | bool |
| 230 | default n |
| 231 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 232 | endif |