blob: 23801b0ed353a2be5dd502c91034eb22cc03bbe6 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahyb0005132015-05-12 18:19:47 -070018 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070020 select ARCH_ROMSTAGE_X86_32
21 select ARCH_VERSTAGE_X86_32
Aaron Durbined8a7232015-11-24 12:35:06 -060022 select ACPI_NHLT
Teo Boon Tiong673a4d02016-11-10 21:06:51 +080023 select BOOTBLOCK_CONSOLE
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050024 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050025 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070026 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070027 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Subrata Banik68d5d8b2016-07-18 14:13:52 +053028 select C_ENVIRONMENT_BOOTBLOCK
Lee Leahyb0005132015-05-12 18:19:47 -070029 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070030 select COMMON_FADT
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Aaron Durbinffdf9012015-07-24 13:00:36 -050032 select GENERIC_GPIO_LIB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070033 select HAVE_HARD_RESET
Aaron Durbin387084c2015-07-30 13:41:01 -050034 select HAVE_INTEL_FIRMWARE
Lee Leahyb0005132015-05-12 18:19:47 -070035 select HAVE_MONOTONIC_TIMER
36 select HAVE_SMI_HANDLER
Lee Leahyb0005132015-05-12 18:19:47 -070037 select IOAPIC
Aaron Durbinf5ff8542016-05-05 10:38:03 -050038 select NO_FIXED_XIP_ROM_SIZE
Duncan Laurie205ed2d2016-06-02 15:23:42 -070039 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070040 select PARALLEL_MP
41 select PCIEXP_ASPM
42 select PCIEXP_COMMON_CLOCK
43 select PCIEXP_CLK_PM
Aaron Durbin27d153c2015-07-13 13:50:34 -050044 select PCIEXP_L1_SUB_STATE
Subrata Banik93ebe492017-03-14 18:24:47 +053045 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070046 select REG_SCRIPT
47 select RELOCATABLE_MODULES
48 select RELOCATABLE_RAMSTAGE
Aaron Durbin16246ea2016-08-05 21:23:37 -050049 select RTC
Lee Leahy1d14b3e2015-05-12 18:23:27 -070050 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070051 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053052 select SOC_INTEL_COMMON_BLOCK
Furquan Shaikh05a6f292017-03-31 14:02:47 -070053 select SOC_INTEL_COMMON_BLOCK_GSPI
Aamir Bohra015c6432017-04-06 11:15:18 +053054 select SOC_INTEL_COMMON_BLOCK_LPSS
Subrata Banike7ceae72017-03-08 17:59:40 +053055 select SOC_INTEL_COMMON_BLOCK_PCR
Subrata Banike0268d32017-03-09 13:56:17 +053056 select SOC_INTEL_COMMON_BLOCK_RTC
Subrata Banik93ebe492017-03-14 18:24:47 +053057 select SOC_INTEL_COMMON_BLOCK_SA
Aamir Bohrac1f260e2017-03-31 21:02:16 +053058 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banike074d622017-02-16 16:16:37 +053059 select SOC_INTEL_COMMON_BLOCK_XHCI
Duncan Laurie4001f242016-06-07 16:40:19 -070060 select SOC_INTEL_COMMON_LPSS_I2C
Aaron Durbinc14a1a92016-06-28 15:41:07 -050061 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070062 select SOC_INTEL_COMMON_RESET
Furquan Shaikhd0c000522016-11-21 09:19:53 -080063 select SOC_INTEL_COMMON_SPI_FLASH_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070064 select SMM_TSEG
65 select SMP
Lee Leahyb0005132015-05-12 18:19:47 -070066 select SSE2
67 select SUPPORT_CPU_UCODE_IN_CBFS
68 select TSC_CONSTANT_RATE
69 select TSC_SYNC_MFENCE
70 select UDELAY_TSC
Rizwan Qureshi17335fa2017-01-14 06:08:21 +053071 select ACPI_NHLT
Lee Leahyb0005132015-05-12 18:19:47 -070072
Naresh G Solankife517f62016-10-17 17:21:08 +053073config MAINBOARD_USES_FSP2_0
74 bool
75 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +053076
77config USE_FSP2_0_DRIVER
78 bool "Build with FSP 2.0"
Naresh G Solankife517f62016-10-17 17:21:08 +053079 depends on MAINBOARD_USES_FSP2_0
80 default y if MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053081 select PLATFORM_USES_FSP2_0
82 select ADD_VBT_DATA_FILE
83 select SOC_INTEL_COMMON_GFX_OPREGION
Aaron Durbin79f07412017-04-16 21:49:29 -050084 select POSTCAR_CONSOLE
85 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +053086
87config USE_FSP1_1_DRIVER
88 bool "Build with FSP 1.1"
Naresh G Solankife517f62016-10-17 17:21:08 +053089 depends on !MAINBOARD_USES_FSP2_0
90 default y if !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053091 select PLATFORM_USES_FSP1_1
92 select GOP_SUPPORT
93 select DISPLAY_FSP_ENTRY_POINTS
94
Furquan Shaikh610a33a2016-07-22 16:17:53 -070095config CHROMEOS
96 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -080097
98config VBOOT
99 select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC
100 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700101 select VBOOT_OPROM_MATTERS
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700102 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500103 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700104 select VBOOT_VBNV_CMOS
105 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700106
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700107config BOOTBLOCK_RESETS
108 string
109 default "soc/intel/common/reset.c"
110
Martin Roth59ff3402016-02-09 09:06:46 -0700111config CBFS_SIZE
112 hex
113 default 0x200000
114
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700115config CPU_ADDR_BITS
116 int
117 default 36
118
119config DCACHE_RAM_BASE
120 hex "Base address of cache-as-RAM"
121 default 0xfef00000
122
123config DCACHE_RAM_SIZE
124 hex "Length in bytes of cache-as-RAM"
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530125 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700126 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700127 The size of the cache-as-ram region required during bootblock
128 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700129
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530130config DCACHE_BSP_STACK_SIZE
131 hex
132 default 0x4000
133 help
134 The amount of anticipated stack usage in CAR by bootblock and
135 other stages.
136
137config C_ENV_BOOTBLOCK_SIZE
138 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700139 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530140
Subrata Banik086730b2015-12-02 11:42:04 +0530141config EXCLUDE_NATIVE_SD_INTERFACE
142 bool
143 default n
144 help
145 If you set this option to n, will not use native SD controller.
146
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700147config HEAP_SIZE
148 hex
149 default 0x80000
150
151config IED_REGION_SIZE
152 hex
153 default 0x400000
154
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700155config MONOTONIC_TIMER_MSR
156 def_bool y
157 select HAVE_MONOTONIC_TIMER
158 help
159 Provide a monotonic timer using the 24MHz MSR counter.
160
Subrata Banike7ceae72017-03-08 17:59:40 +0530161config PCR_BASE_ADDRESS
162 hex
163 default 0xfd000000
164 help
165 This option allows you to select MMIO Base Address of sideband bus.
166
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700167config PRE_GRAPHICS_DELAY
168 int "Graphics initialization delay in ms"
169 default 0
170 help
171 On some systems, coreboot boots so fast that connected monitors
172 (mostly TVs) won't be able to wake up fast enough to talk to the
173 VBIOS. On those systems we need to wait for a bit before executing
174 the VBIOS.
175
176config SERIAL_CPU_INIT
177 bool
178 default n
179
180config SERIRQ_CONTINUOUS_MODE
181 bool
pchandri1d77c722015-09-09 17:22:09 -0700182 default n
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700183 help
184 If you set this option to y, the serial IRQ machine will be
185 operated in continuous mode.
186
187config SMM_RESERVED_SIZE
188 hex
189 default 0x200000
190
191config SMM_TSEG_SIZE
192 hex
193 default 0x800000
194
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700195config VGA_BIOS_ID
196 string
197 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700198
Aaron Durbine33a1722015-07-30 16:52:56 -0500199config UART_DEBUG
200 bool "Enable UART debug port."
Aaron Durbine33a1722015-07-30 16:52:56 -0500201 default n
Martin Roth1afcb232015-08-15 17:36:15 -0600202 select CONSOLE_SERIAL
Aaron Durbine33a1722015-07-30 16:52:56 -0500203 select DRIVERS_UART
Aaron Durbine33a1722015-07-30 16:52:56 -0500204 select DRIVERS_UART_8250MEM_32
Furquan Shaikhb168db72016-08-01 19:37:38 -0700205 select NO_UART_ON_SUPERIO
Aaron Durbine33a1722015-07-30 16:52:56 -0500206
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800207config SKYLAKE_SOC_PCH_H
208 bool
209 default n
210 help
211 Choose this option if you have a PCH-H chipset.
212
Aaron Durbin3953e392015-09-03 00:41:29 -0500213config CHIPSET_BOOTBLOCK_INCLUDE
214 string
215 default "soc/intel/skylake/bootblock/timestamp.inc"
216
Aaron Durbined8a7232015-11-24 12:35:06 -0600217config NHLT_DMIC_2CH
218 bool
219 default n
220 help
221 Include DSP firmware settings for 2 channel DMIC array.
222
223config NHLT_DMIC_4CH
224 bool
225 default n
226 help
227 Include DSP firmware settings for 4 channel DMIC array.
228
229config NHLT_NAU88L25
230 bool
231 default n
232 help
233 Include DSP firmware settings for nau88l25 headset codec.
234
235config NHLT_MAX98357
236 bool
237 default n
238 help
239 Include DSP firmware settings for max98357 amplifier.
240
241config NHLT_SSM4567
242 bool
243 default n
244 help
245 Include DSP firmware settings for ssm4567 smart amplifier.
246
Duncan Laurie4a75a662017-03-02 10:13:51 -0800247config NHLT_RT5514
248 bool
249 default n
250 help
251 Include DSP firmware settings for rt5514 DSP.
252
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530253config NHLT_RT5663
254 bool
255 default n
256 help
257 Include DSP firmware settings for rt5663 headset codec.
258
259config NHLT_MAX98927
260 bool
261 default n
262 help
263 Include DSP firmware settings for max98927 amplifier.
264
Subrata Banik03e971c2017-03-07 14:02:23 +0530265choice
266 prompt "Cache-as-ram implementation"
267 default CAR_NEM_ENHANCED
268 help
269 This option allows you to select how cache-as-ram (CAR) is set up.
270
271config CAR_NEM_ENHANCED
272 bool "Enhanced Non-evict mode"
273 select SOC_INTEL_COMMON_BLOCK_CAR
274 select INTEL_CAR_NEM_ENHANCED
275 help
276 A current limitation of NEM (Non-Evict mode) is that code and data sizes
277 are derived from the requirement to not write out any modified cache line.
278 With NEM, if there is no physical memory behind the cached area,
279 the modified data will be lost and NEM results will be inconsistent.
280 ENHANCED NEM guarantees that modified data is always
281 kept in cache while clean data is replaced.
282
283config USE_SKYLAKE_FSP_CAR
284 bool "Use FSP CAR"
285 select FSP_CAR
286 help
287 Use FSP APIs to initialize & tear Down the Cache-As-Ram.
288
289endchoice
290
Subrata Banikfbdc7192016-01-19 19:19:15 +0530291config SKIP_FSP_CAR
Martin Rothb00ddec2016-01-31 10:39:47 -0700292 bool "Skip cache as RAM setup in FSP"
293 default y
294 help
295 Skip Cache as RAM setup in FSP.
Subrata Banikfbdc7192016-01-19 19:19:15 +0530296
Aaron Durbine56191e2016-08-11 09:50:49 -0500297config SPI_FLASH_INCLUDE_ALL_DRIVERS
298 bool
299 default n
300
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530301config MAX_ROOT_PORTS
302 int
303 default 24 if PLATFORM_USES_FSP2_0
304 default 20 if PLATFORM_USES_FSP1_1
305
Jenny TC2864f852017-02-09 16:01:59 +0530306config NO_FADT_8042
307 bool
308 default n
309 help
310 Choose this option if you want to disable 8042 Keyboard
311
Furquan Shaikh340908a2017-04-04 11:47:19 -0700312config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
313 int
314 default 120
315
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700316config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
317 int
318 default 2
319
Lee Leahyb0005132015-05-12 18:19:47 -0700320endif