blob: f830f540d5991a421116e705561d87ae58bf9618 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahyb0005132015-05-12 18:19:47 -070018 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070020 select ARCH_ROMSTAGE_X86_32
21 select ARCH_VERSTAGE_X86_32
Aaron Durbined8a7232015-11-24 12:35:06 -060022 select ACPI_NHLT
Teo Boon Tiong673a4d02016-11-10 21:06:51 +080023 select BOOTBLOCK_CONSOLE
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050024 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050025 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070026 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070027 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Subrata Banik68d5d8b2016-07-18 14:13:52 +053028 select C_ENVIRONMENT_BOOTBLOCK
Lee Leahyb0005132015-05-12 18:19:47 -070029 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070030 select COMMON_FADT
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Aaron Durbinffdf9012015-07-24 13:00:36 -050032 select GENERIC_GPIO_LIB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070033 select HAVE_HARD_RESET
Aaron Durbin387084c2015-07-30 13:41:01 -050034 select HAVE_INTEL_FIRMWARE
Lee Leahyb0005132015-05-12 18:19:47 -070035 select HAVE_MONOTONIC_TIMER
36 select HAVE_SMI_HANDLER
Lee Leahyb0005132015-05-12 18:19:47 -070037 select IOAPIC
Aaron Durbinf5ff8542016-05-05 10:38:03 -050038 select NO_FIXED_XIP_ROM_SIZE
Duncan Laurie205ed2d2016-06-02 15:23:42 -070039 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070040 select PARALLEL_MP
Furquan Shaikha5853582017-05-06 12:40:15 -070041 select PARALLEL_MP_AP_WORK
Lee Leahyb0005132015-05-12 18:19:47 -070042 select PCIEXP_ASPM
43 select PCIEXP_COMMON_CLOCK
44 select PCIEXP_CLK_PM
Aaron Durbin27d153c2015-07-13 13:50:34 -050045 select PCIEXP_L1_SUB_STATE
Subrata Banik93ebe492017-03-14 18:24:47 +053046 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070047 select REG_SCRIPT
48 select RELOCATABLE_MODULES
49 select RELOCATABLE_RAMSTAGE
Aaron Durbin16246ea2016-08-05 21:23:37 -050050 select RTC
Subrata Banik46a71782017-06-02 18:52:24 +053051 select SA_ENABLE_DPR
Lee Leahy1d14b3e2015-05-12 18:23:27 -070052 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070053 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053054 select SOC_INTEL_COMMON_BLOCK
Barnali Sarkar0a203d12017-05-04 18:02:17 +053055 select SOC_INTEL_COMMON_BLOCK_CPU
Barnali Sarkar73273862017-06-13 20:22:33 +053056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Subrata Banik7387e042017-09-21 19:22:22 +053057 select SOC_INTEL_COMMON_BLOCK_EBDA
Barnali Sarkar71464452017-03-31 18:11:49 +053058 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Hannah Williams1760cd32017-04-06 20:54:11 -070059 select SOC_INTEL_COMMON_BLOCK_GPIO
60 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
61 select SOC_INTEL_COMMON_BLOCK_GPIO_LEGACY_MACROS
Furquan Shaikh05a6f292017-03-31 14:02:47 -070062 select SOC_INTEL_COMMON_BLOCK_GSPI
Bora Guvendik43c31092017-04-11 16:05:23 -070063 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053064 select SOC_INTEL_COMMON_BLOCK_I2C
Ravi Sarawadi1483d1f2017-09-28 17:06:01 -070065 select SOC_INTEL_COMMON_BLOCK_LPC
Aamir Bohra015c6432017-04-06 11:15:18 +053066 select SOC_INTEL_COMMON_BLOCK_LPSS
Aamir Bohra51966422017-05-11 20:31:06 +053067 select SOC_INTEL_COMMON_BLOCK_PCIE
Shaunak Sahad3476802017-07-08 01:08:40 -070068 select SOC_INTEL_COMMON_BLOCK_PMC
Subrata Banike7ceae72017-03-08 17:59:40 +053069 select SOC_INTEL_COMMON_BLOCK_PCR
Subrata Banike0268d32017-03-09 13:56:17 +053070 select SOC_INTEL_COMMON_BLOCK_RTC
Subrata Banik93ebe492017-03-14 18:24:47 +053071 select SOC_INTEL_COMMON_BLOCK_SA
Aamir Bohrafd8e0002017-05-17 15:13:08 +053072 select SOC_INTEL_COMMON_BLOCK_SATA
Bora Guvendika677fec2017-06-14 16:54:39 -070073 select SOC_INTEL_COMMON_BLOCK_SCS
Pratik Prajapatia04aa3d2017-06-12 23:02:36 -070074 select SOC_INTEL_COMMON_BLOCK_SGX
Aamir Bohra502131a2017-04-19 22:34:25 +053075 select SOC_INTEL_COMMON_BLOCK_SMBUS
Aamir Bohra842776e2017-05-25 14:12:01 +053076 select SOC_INTEL_COMMON_BLOCK_TIMER
Aamir Bohrac1f260e2017-03-31 21:02:16 +053077 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banike074d622017-02-16 16:16:37 +053078 select SOC_INTEL_COMMON_BLOCK_XHCI
Aaron Durbinc14a1a92016-06-28 15:41:07 -050079 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070080 select SOC_INTEL_COMMON_RESET
Furquan Shaikhd0c000522016-11-21 09:19:53 -080081 select SOC_INTEL_COMMON_SPI_FLASH_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070082 select SMM_TSEG
83 select SMP
Lee Leahyb0005132015-05-12 18:19:47 -070084 select SSE2
85 select SUPPORT_CPU_UCODE_IN_CBFS
86 select TSC_CONSTANT_RATE
Aamir Bohra842776e2017-05-25 14:12:01 +053087 select TSC_MONOTONIC_TIMER
Lee Leahyb0005132015-05-12 18:19:47 -070088 select TSC_SYNC_MFENCE
89 select UDELAY_TSC
Rizwan Qureshi17335fa2017-01-14 06:08:21 +053090 select ACPI_NHLT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020091 select HAVE_FSP_GOP
Patrick Rudolphc1055ab2017-06-15 09:22:06 +020092 select SOC_INTEL_COMMON_GFX_OPREGION
Lee Leahyb0005132015-05-12 18:19:47 -070093
Naresh G Solankife517f62016-10-17 17:21:08 +053094config MAINBOARD_USES_FSP2_0
95 bool
96 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +053097
98config USE_FSP2_0_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +020099 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +0530100 depends on MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530101 select PLATFORM_USES_FSP2_0
Patrick Rudolph4c170982017-07-17 19:53:56 +0200102 select INTEL_GMA_ADD_VBT_DATA_FILE if RUN_FSP_GOP
Aaron Durbin79f07412017-04-16 21:49:29 -0500103 select POSTCAR_CONSOLE
104 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +0530105
106config USE_FSP1_1_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +0200107 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +0530108 depends on !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530109 select PLATFORM_USES_FSP1_1
Naresh G Solankia2d40622016-08-30 20:47:13 +0530110 select DISPLAY_FSP_ENTRY_POINTS
111
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700112config CHROMEOS
113 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800114
115config VBOOT
116 select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC
117 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700118 select VBOOT_OPROM_MATTERS
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700119 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500120 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700121 select VBOOT_VBNV_CMOS
122 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700123
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700124config BOOTBLOCK_RESETS
125 string
126 default "soc/intel/common/reset.c"
127
Martin Roth59ff3402016-02-09 09:06:46 -0700128config CBFS_SIZE
129 hex
130 default 0x200000
131
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700132config CPU_ADDR_BITS
133 int
134 default 36
135
136config DCACHE_RAM_BASE
Arthur Heymans432ac612017-06-13 14:17:05 +0200137 hex
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700138 default 0xfef00000
139
140config DCACHE_RAM_SIZE
Arthur Heymans432ac612017-06-13 14:17:05 +0200141 hex
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530142 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700143 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700144 The size of the cache-as-ram region required during bootblock
145 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700146
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530147config DCACHE_BSP_STACK_SIZE
148 hex
149 default 0x4000
150 help
151 The amount of anticipated stack usage in CAR by bootblock and
152 other stages.
153
154config C_ENV_BOOTBLOCK_SIZE
155 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700156 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530157
Subrata Banik086730b2015-12-02 11:42:04 +0530158config EXCLUDE_NATIVE_SD_INTERFACE
159 bool
160 default n
161 help
162 If you set this option to n, will not use native SD controller.
163
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700164config HEAP_SIZE
165 hex
166 default 0x80000
167
168config IED_REGION_SIZE
169 hex
170 default 0x400000
171
Subrata Banike7ceae72017-03-08 17:59:40 +0530172config PCR_BASE_ADDRESS
173 hex
174 default 0xfd000000
175 help
176 This option allows you to select MMIO Base Address of sideband bus.
177
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700178config SERIAL_CPU_INIT
179 bool
180 default n
181
182config SERIRQ_CONTINUOUS_MODE
183 bool
pchandri1d77c722015-09-09 17:22:09 -0700184 default n
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700185 help
186 If you set this option to y, the serial IRQ machine will be
187 operated in continuous mode.
188
189config SMM_RESERVED_SIZE
190 hex
191 default 0x200000
192
193config SMM_TSEG_SIZE
194 hex
195 default 0x800000
196
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700197config VGA_BIOS_ID
198 string
199 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700200
Aaron Durbine33a1722015-07-30 16:52:56 -0500201config UART_DEBUG
202 bool "Enable UART debug port."
Aaron Durbine33a1722015-07-30 16:52:56 -0500203 default n
Martin Roth1afcb232015-08-15 17:36:15 -0600204 select CONSOLE_SERIAL
Aaron Durbine33a1722015-07-30 16:52:56 -0500205 select DRIVERS_UART
Aaron Durbine33a1722015-07-30 16:52:56 -0500206 select DRIVERS_UART_8250MEM_32
Furquan Shaikhb168db72016-08-01 19:37:38 -0700207 select NO_UART_ON_SUPERIO
Aaron Durbine33a1722015-07-30 16:52:56 -0500208
Subrata Banik19a7ade2017-08-14 11:55:10 +0530209config UART_FOR_CONSOLE
210 int "Index for LPSS UART port to use for console"
211 default 2 if DRIVERS_UART_8250MEM
Subrata Banikb045d4c2017-08-30 11:47:32 +0530212 default 0
Subrata Banik19a7ade2017-08-14 11:55:10 +0530213 help
214 Index for LPSS UART port to use for console:
215 0 = LPSS UART0, 1 = LPSS UART1, 2 = LPSS UART2
216
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800217config SKYLAKE_SOC_PCH_H
218 bool
219 default n
220 help
221 Choose this option if you have a PCH-H chipset.
222
Aaron Durbin3953e392015-09-03 00:41:29 -0500223config CHIPSET_BOOTBLOCK_INCLUDE
224 string
225 default "soc/intel/skylake/bootblock/timestamp.inc"
226
Aaron Durbined8a7232015-11-24 12:35:06 -0600227config NHLT_DMIC_2CH
228 bool
229 default n
230 help
231 Include DSP firmware settings for 2 channel DMIC array.
232
233config NHLT_DMIC_4CH
234 bool
235 default n
236 help
237 Include DSP firmware settings for 4 channel DMIC array.
238
239config NHLT_NAU88L25
240 bool
241 default n
242 help
243 Include DSP firmware settings for nau88l25 headset codec.
244
245config NHLT_MAX98357
246 bool
247 default n
248 help
249 Include DSP firmware settings for max98357 amplifier.
250
251config NHLT_SSM4567
252 bool
253 default n
254 help
255 Include DSP firmware settings for ssm4567 smart amplifier.
256
Duncan Laurie4a75a662017-03-02 10:13:51 -0800257config NHLT_RT5514
258 bool
259 default n
260 help
261 Include DSP firmware settings for rt5514 DSP.
262
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530263config NHLT_RT5663
264 bool
265 default n
266 help
267 Include DSP firmware settings for rt5663 headset codec.
268
269config NHLT_MAX98927
270 bool
271 default n
272 help
273 Include DSP firmware settings for max98927 amplifier.
274
Subrata Banik03e971c2017-03-07 14:02:23 +0530275choice
276 prompt "Cache-as-ram implementation"
277 default CAR_NEM_ENHANCED
278 help
279 This option allows you to select how cache-as-ram (CAR) is set up.
280
281config CAR_NEM_ENHANCED
282 bool "Enhanced Non-evict mode"
283 select SOC_INTEL_COMMON_BLOCK_CAR
284 select INTEL_CAR_NEM_ENHANCED
285 help
286 A current limitation of NEM (Non-Evict mode) is that code and data sizes
287 are derived from the requirement to not write out any modified cache line.
288 With NEM, if there is no physical memory behind the cached area,
289 the modified data will be lost and NEM results will be inconsistent.
290 ENHANCED NEM guarantees that modified data is always
291 kept in cache while clean data is replaced.
292
293config USE_SKYLAKE_FSP_CAR
294 bool "Use FSP CAR"
295 select FSP_CAR
296 help
297 Use FSP APIs to initialize & tear Down the Cache-As-Ram.
298
299endchoice
300
Subrata Banikfbdc7192016-01-19 19:19:15 +0530301config SKIP_FSP_CAR
Martin Rothb00ddec2016-01-31 10:39:47 -0700302 bool "Skip cache as RAM setup in FSP"
303 default y
304 help
305 Skip Cache as RAM setup in FSP.
Subrata Banikfbdc7192016-01-19 19:19:15 +0530306
Aaron Durbine56191e2016-08-11 09:50:49 -0500307config SPI_FLASH_INCLUDE_ALL_DRIVERS
308 bool
309 default n
310
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530311config MAX_ROOT_PORTS
312 int
313 default 24 if PLATFORM_USES_FSP2_0
314 default 20 if PLATFORM_USES_FSP1_1
315
Jenny TC2864f852017-02-09 16:01:59 +0530316config NO_FADT_8042
317 bool
318 default n
319 help
320 Choose this option if you want to disable 8042 Keyboard
321
Furquan Shaikh340908a2017-04-04 11:47:19 -0700322config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
323 int
324 default 120
325
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700326config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
327 int
328 default 2
329
Aamir Bohra1041d392017-06-02 11:56:14 +0530330config CPU_BCLK_MHZ
331 int
332 default 100
333
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700334# Clock divider parameters for 115200 baud rate
335config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
336 hex
337 default 0x30
338
339config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
340 hex
341 default 0xc35
342
Lee Leahyb0005132015-05-12 18:19:47 -0700343endif