blob: 923a2b42835f8bbc5a1ce2d7c7deca63cabc02f3 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000034 select INTEL_GMA_VERSION_2
Subrata Banik0d6d2282022-07-09 22:17:02 +000035 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070036 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000037 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080040 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070041 select PLATFORM_USES_FSP2_3
42 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070043 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070044 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070045 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_BLOCK_ACPI
47 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070053 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070056 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070057 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
58 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
59 select SOC_INTEL_COMMON_BLOCK_DTT
60 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000062 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070063 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070064 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070065 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053066 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070067 select SOC_INTEL_COMMON_BLOCK_IPU
68 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053069 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000070 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070071 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070072 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
73 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
74 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070075 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_SMM
77 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070079 select SOC_INTEL_COMMON_BLOCK_XHCI
80 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
81 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053082 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020084 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070085 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070086 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070087 select SOC_INTEL_CRASHLOG
Krishna Prasad Bhat4b224cb2023-06-26 15:34:08 +053088 select SOC_INTEL_CSE_LITE_PSR if MAINBOARD_HAS_CHROMEOS
Subrata Banik38793342023-04-19 18:38:03 +053089 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070090 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070091 select SOC_INTEL_IOE_DIE_SUPPORT
Subrata Banik93ca15c2023-10-16 14:06:27 +053092 select SOC_INTEL_GFX_MBUS_JOIN if MAINBOARD_HAS_CHROMEOS && BMP_LOGO
Wonkyu Kima8884892022-08-10 14:10:03 -070093 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070094 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070095 select SSE2
96 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070097 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070098 select TSC_MONOTONIC_TIMER
99 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +0530100 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +0000101 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530102 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800103 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200104 help
105 Intel Meteorlake support. Mainboards should specify the SoC
106 type using the `SOC_INTEL_METEORLAKE_*` options instead
107 of selecting this option directly.
108
109config SOC_INTEL_METEORLAKE_U_H
110 bool
111 select SOC_INTEL_METEORLAKE
112 help
113 Choose this option if your mainboard has a MTL-U (9W or 15W)
114 or MTL-H (28W or 45W) SoC.
115
116 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
117 that includes the Compute, SOC, GT, and IOE tile on the same
118 package.
119
120config SOC_INTEL_METEORLAKE_S
121 bool
122 select SOC_INTEL_METEORLAKE
123 help
124 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
125 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
126
Subrata Banikc02dd3f2023-09-15 23:05:48 +0530127config SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
128 bool
129 default n
130 help
131 Choose this option if your mainboard has a Meteor Lake pre-production
132 silicon. Typically known as engineering samples (like ES). This type
133 of the silicon are very common for early platform development.
134
Elyes Haouas2f872e92023-07-21 07:47:00 +0200135if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700136
Subrata Banik8e158592022-12-13 12:16:52 +0530137config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
138 bool
139 default y
140 select SOC_INTEL_COMMON_BLOCK_TCSS
141 select SOC_INTEL_COMMON_BLOCK_USB4
142 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
143 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
144
Subrata Banik43004212022-12-13 12:20:47 +0530145config METEORLAKE_CAR_ENHANCED_NEM
146 bool
147 default y if !INTEL_CAR_NEM
148 select INTEL_CAR_NEM_ENHANCED
149 select CAR_HAS_SF_MASKS
150 select COS_MAPPED_TO_MSB
151 select CAR_HAS_L3_PROTECTED_WAYS
152
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700153config MAX_CPUS
154 int
155 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700156
157config DCACHE_RAM_BASE
158 default 0xfef00000
159
160config DCACHE_RAM_SIZE
161 default 0xc0000
162 help
163 The size of the cache-as-ram region required during bootblock
164 and/or romstage.
165
166config DCACHE_BSP_STACK_SIZE
167 hex
168 default 0x80400
169 help
170 The amount of anticipated stack usage in CAR by bootblock and
171 other stages. In the case of FSP_USES_CB_STACK default value will be
172 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
173 (~1KiB).
174
175config FSP_TEMP_RAM_SIZE
176 hex
177 default 0x20000
178 help
179 The amount of anticipated heap usage in CAR by FSP.
180 Refer to Platform FSP integration guide document to know
181 the exact FSP requirement for Heap setup.
182
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700183config CHIPSET_DEVICETREE
184 string
185 default "soc/intel/meteorlake/chipset.cb"
186
187config EXT_BIOS_WIN_BASE
188 default 0xf8000000
189
190config EXT_BIOS_WIN_SIZE
191 default 0x2000000
192
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700193config IFD_CHIPSET
194 string
Subrata Banikd624e742022-07-06 06:45:57 +0000195 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700196
197config IED_REGION_SIZE
198 hex
199 default 0x400000
200
Patrick Georgiacbc4912023-11-06 17:22:34 +0000201config HEAP_SIZE
202 hex
203 default 0x80000 if BMP_LOGO
204 default 0x10000
205
Subrata Banika33bcb92022-07-06 07:07:26 +0000206# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700207# - 42 buses
208# - 194 MiB Non-prefetchable memory
209# - 448 MiB Prefetchable memory
210if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
211
212config PCIEXP_HOTPLUG_BUSES
213 int
214 default 42
215
216config PCIEXP_HOTPLUG_MEM
217 hex
218 default 0xc200000
219
220config PCIEXP_HOTPLUG_PREFETCH_MEM
221 hex
222 default 0x1c000000
223
224endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
225
226config MAX_TBT_ROOT_PORTS
227 int
228 default 4
229
230config MAX_ROOT_PORTS
231 int
232 default 12
233
234config MAX_PCIE_CLOCK_SRC
235 int
236 default 9
237
238config SMM_TSEG_SIZE
239 hex
240 default 0x800000
241
242config SMM_RESERVED_SIZE
243 hex
244 default 0x200000
245
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700246config PCR_BASE_ADDRESS
247 hex
248 default 0xe0000000
249 help
250 This option allows you to select MMIO Base Address of sideband bus.
251
Subrata Banik5557fbe2023-07-12 14:31:09 +0530252config IOE_PCR_BASE_ADDRESS
253 hex
254 default 0x3fff0000000
255 help
256 This option allows you to select MMIO Base Address of IOE sideband bus.
257
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700258config ECAM_MMCONF_BASE_ADDRESS
259 default 0xc0000000
260
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530261config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
262 int
263 default 125
264
265config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
266 int
267 default 100
268
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700269config CPU_BCLK_MHZ
270 int
271 default 100
272
273config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
274 int
275 default 120
276
277config CPU_XTAL_HZ
278 default 38400000
279
280config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
281 int
282 default 133
283
284config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
285 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000286 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700287
288config SOC_INTEL_I2C_DEV_MAX
289 int
290 default 6
291
292config SOC_INTEL_UART_DEV_MAX
293 int
294 default 3
295
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700296config SOC_INTEL_USB2_DEV_MAX
297 int
298 default 10
299
300config SOC_INTEL_USB3_DEV_MAX
301 int
302 default 2
303
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700304config CONSOLE_UART_BASE_ADDRESS
305 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700306 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700307 depends on INTEL_LPSS_UART_FOR_CONSOLE
308
309# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200310# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700311# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700312config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
313 hex
314 default 0x25a
315
316config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
317 hex
318 default 0x7fff
319
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700320config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700321 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700322 select VBOOT_MUST_REQUEST_DISPLAY
323 select VBOOT_STARTS_IN_BOOTBLOCK
324 select VBOOT_VBNV_CMOS
325 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
326 select VBOOT_X86_SHA256_ACCELERATION
327
Subrata Banikfebd3d72022-05-30 13:59:25 +0530328# Default hash block size is 1KiB. Increasing it to 4KiB to improve
329# hashing time as well as read time.
330config VBOOT_HASH_BLOCK_SIZE
331 hex
332 default 0x1000
333
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700334config CBFS_SIZE
335 hex
336 default 0x200000
337
338config PRERAM_CBMEM_CONSOLE_SIZE
339 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530340 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700341
Kapil Porwal1eb44252023-01-18 01:10:04 +0530342config CONSOLE_CBMEM_BUFFER_SIZE
343 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000344 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530345 default 0x40000
346
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700347config FSP_HEADER_PATH
348 string "Location of FSP headers"
349 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
350
351config FSP_FD_PATH
352 string
353 depends on FSP_USE_REPO
354 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
355
356config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
357 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800358 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700359 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800360 default 6 if SOC_INTEL_DEBUG_CONSENT
Kane Chen429c3042023-10-25 15:25:16 +0800361 default 2 if SOC_INTEL_COMMON_BLOCK_TRACEHUB
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700362 default 0
363 help
364 This is to control debug interface on SOC.
365 Setting non-zero value will allow to use DBC or DCI to debug SOC.
366 PlatformDebugConsent in FspmUpd.h has the details.
367
368 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800369 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
370 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700371
372config DATA_BUS_WIDTH
373 int
374 default 128
375
376config DIMMS_PER_CHANNEL
377 int
378 default 2
379
380config MRC_CHANNEL_WIDTH
381 int
382 default 16
383
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700384config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
385 hex
386 default 0x800000
387
Kapil Porwale988cc22023-01-16 16:41:49 +0000388config FSP_PUBLISH_MBP_HOB
389 bool
390 default n if CHROMEOS
391 default y
392 help
393 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
394 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
395
Subrata Banik6ee454a2023-03-30 21:01:44 +0530396config BUILDING_WITH_DEBUG_FSP
397 bool "Debug FSP is used for the build"
398 default n
399 help
400 Set this option if debug build of FSP is used.
401
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530402config DROP_CPU_FEATURE_PROGRAM_IN_FSP
403 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530404 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530405 default n
406 help
407 This is to avoid FSP running basic CPU feature programming on BSP
408 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
409 includes enabling x2APIC, MCA, MCE and Turbo etc.
410
411 Most of these feature programming are getting performed today in scope
412 of coreboot doing MP Init. Running these redundant programming in scope
413 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
414 results in CPU exception.
415
416 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
417 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
418 feature programming on BSP and APs.
419
420 This feature is default enabled, in case of "coreboot running MP init"
421 aka MP_SERVICES_PPI_V2_NOOP config is selected.
422
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700423config PCIE_LTR_MAX_SNOOP_LATENCY
424 hex
425 default 0x100f
426 help
427 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
428
429config PCIE_LTR_MAX_NO_SNOOP_LATENCY
430 hex
431 default 0x100f
432 help
433 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
434
Kane Chen70c6fb42023-07-12 19:11:41 +0800435config IOE_DIE_CLOCK_START
436 int
437 default 6 if SOC_INTEL_METEORLAKE_U_H
438
Subrata Banik36d612c2023-08-04 23:43:53 +0530439config HAVE_BMP_LOGO_COMPRESS_LZMA
440 default n
441
Krishna Prasad Bhat18309272023-09-21 23:54:53 +0530442# The default offset to store CSE RW FW version information is at 68.
443# However, in Intel Meteor Lake based systems that use PSR, the additional
444# size required to keep CSE RW FW version information and PSR back-up status
445# in adjacent CMOS memory at offset 68 is not available. Therefore, we
446# override the default offset to 161, which has enough space to keep both
447# the CSE related information together.
448config SOC_INTEL_CSE_FW_PARTITION_CMOS_OFFSET
449 int
450 default 161
451
Jeremy Compostella74f5a3e2023-10-18 14:42:13 -0700452config SOC_INTEL_COMMON_BLOCK_ACPI_SLP_S0_FREQ_HZ
Sukumar Ghorai814bfc72023-10-07 23:21:47 -0700453 default 0x2005
454 help
455 slp_s0_residency granularity in 122us ticks (i.e. ~8.2KHz) in Meteor Lake.
456
Jeremy Compostella533efb22023-10-17 19:26:31 -0700457config CPU_INTEL_COMMON_RESERVED_PHYS_ADDR_BITS
458 default 4
459
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700460endif