blob: eedc9d08c8e5e50205229374523b22b3343a83fb [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Knut Kujat081c8972010-02-03 16:04:40 +000016 */
17
Knut Kujat081c8972010-02-03 16:04:40 +000018#define FAM10_SCAN_PCI_BUS 0
19#define FAM10_ALLOCATE_IO_RANGE 1
20
Knut Kujat081c8972010-02-03 16:04:40 +000021#include <stdint.h>
22#include <string.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
Knut Kujat081c8972010-02-03 16:04:40 +000027#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000028#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050029#include <timestamp.h>
Patrick Georgid0835952010-10-05 09:07:10 +000030#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000031#include <spd.h>
Knut Kujat081c8972010-02-03 16:04:40 +000032#include <cpu/amd/model_10xxx_rev.h>
Patrick Georgi82d9a312016-01-21 12:46:10 +010033#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <cpu/x86/lapic.h>
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100035#include <superio/winbond/common/winbond.h>
36#include <superio/winbond/w83627hf/w83627hf.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/bist.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110038#include <cpu/amd/car.h>
39#include <northbridge/amd/amdfam10/raminit.h>
40#include <northbridge/amd/amdht/ht_wrapper.h>
41#include <cpu/amd/family_10h-family_15h/init_cpus.h>
42#include <arch/early_variables.h>
43#include <cbmem.h>
44#include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN
stepan836ae292010-12-08 05:42:47 +000045#include "southbridge/nvidia/mcp55/early_ctrl.c"
Knut Kujat081c8972010-02-03 16:04:40 +000046
Damien Zammit75a3d1f2016-11-28 00:29:10 +110047#include "resourcemap.c"
48#include "cpu/amd/quadcore/quadcore.c"
49#include <southbridge/nvidia/mcp55/early_setup_ss.h>
50#include "southbridge/nvidia/mcp55/early_setup_car.c"
51
Knut Kujat081c8972010-02-03 16:04:40 +000052#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Uwe Hermann9b9791c2010-12-06 18:17:01 +000053#define DUMMY_DEV PNP_DEV(0x2e, 0)
Knut Kujat081c8972010-02-03 16:04:40 +000054
Knut Kujatf7f9e922010-03-13 12:54:58 +000055#define SMBUS_SWITCH1 0x70
56#define SMBUS_SWITCH2 0x72
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050057
Damien Zammit75a3d1f2016-11-28 00:29:10 +110058void activate_spd_rom(const struct mem_controller *ctrl);
59int spd_read_byte(unsigned device, unsigned address);
60extern struct sys_info sysinfo_car;
61
62inline void activate_spd_rom(const struct mem_controller *ctrl)
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050063{
Knut Kujatf7f9e922010-03-13 12:54:58 +000064 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
65 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000066}
67
Damien Zammit75a3d1f2016-11-28 00:29:10 +110068inline int spd_read_byte(unsigned device, unsigned address)
Knut Kujat081c8972010-02-03 16:04:40 +000069{
70 return smbus_read_byte(device, address);
71}
72
Damien Zammit75a3d1f2016-11-28 00:29:10 +110073unsigned get_sbdn(unsigned bus)
74{
75 pci_devfn_t dev;
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000076
Damien Zammit75a3d1f2016-11-28 00:29:10 +110077 /* Find the device. */
78 dev = pci_locate_device_on_bus(PCI_ID(PCI_VENDOR_ID_NVIDIA,
79 PCI_DEVICE_ID_NVIDIA_MCP55_HT), bus);
80
81 return (dev >> 15) & 0x1f;
82}
Knut Kujat081c8972010-02-03 16:04:40 +000083
Knut Kujat081c8972010-02-03 16:04:40 +000084static void sio_setup(void)
85{
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050086 uint32_t dword;
87 uint8_t byte;
88 enable_smbus();
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060089// smbusx_write_byte(1, (0x58 >> 1), 0, 0x80); /* select bank0 */
90 smbusx_write_byte(1, (0x58 >> 1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
Knut Kujat081c8972010-02-03 16:04:40 +000091
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050092 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
93 byte |= 0x20;
94 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000095
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050096 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060097 dword |= (1 << 0);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050098 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000099
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500100 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600101 dword |= (1 << 16);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500102 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Knut Kujat081c8972010-02-03 16:04:40 +0000103}
104
Uwe Hermann26535d62010-11-20 20:36:40 +0000105static const u8 spd_addr[] = {
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500106 /* first node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000107 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
108#if CONFIG_MAX_PHYSICAL_CPUS > 1
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500109 /* second node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000110 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
111#endif
112#if CONFIG_MAX_PHYSICAL_CPUS > 2
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500113 /* third node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000114 RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500115 /* fourth node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000116 RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0,
117#endif
118};
Knut Kujat081c8972010-02-03 16:04:40 +0000119
Knut Kujatf7f9e922010-03-13 12:54:58 +0000120#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
121#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
122#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Uwe Hermann7b997052010-11-21 22:47:22 +0000123
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000124/* TODO: superio code should really not be in mainboard */
Antonello Dettoric8a5aa52016-11-08 18:44:46 +0100125static void pnp_enter_ext_func_mode(pnp_devfn_t dev)
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000126{
127 u16 port = dev >> 8;
128 outb(0x87, port);
129 outb(0x87, port);
130}
131
Antonello Dettoric8a5aa52016-11-08 18:44:46 +0100132static void pnp_exit_ext_func_mode(pnp_devfn_t dev)
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000133{
134 u16 port = dev >> 8;
135 outb(0xaa, port);
136}
137
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000138static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000139{
140 pnp_enter_ext_func_mode(GPIO1_DEV);
141 pnp_set_logical_device(GPIO1_DEV);
142 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
143 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
144 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
145 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
146 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
147 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
148 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
149 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
150 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
151 pnp_exit_ext_func_mode(GPIO1_DEV);
152
153 pnp_enter_ext_func_mode(GPIO2_DEV);
154 pnp_set_logical_device(GPIO2_DEV);
155 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
156 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
157 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
158 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
159 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
160 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
161 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
162 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
163 pnp_exit_ext_func_mode(GPIO2_DEV);
164
165 pnp_enter_ext_func_mode(GPIO3_DEV);
166 pnp_set_logical_device(GPIO3_DEV);
167 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
168 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
169 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
170 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
171 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
172 pnp_exit_ext_func_mode(GPIO3_DEV);
173}
174
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000175void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000176{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100177 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000178 u32 bsp_apicid = 0, val, wants_reset;
Knut Kujat081c8972010-02-03 16:04:40 +0000179 msr_t msr;
180
Timothy Pearson91e9f672015-03-19 16:44:46 -0500181 timestamp_init(timestamp_get());
182 timestamp_add_now(TS_START_ROMSTAGE);
183
Elyes HAOUASc6317e02016-09-27 21:11:57 +0200184 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000185 /* Nothing special needs to be done to find bus 0 */
186 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000187 set_bsp_node_CHtExtNodeCfgEn();
188 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000189 sio_setup();
Elyes HAOUASc6317e02016-09-27 21:11:57 +0200190 }
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000191
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500192 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000193
Elyes HAOUASc6317e02016-09-27 21:11:57 +0200194 if (bist == 0)
Knut Kujat081c8972010-02-03 16:04:40 +0000195 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000196
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500197 post_code(0x32);
Knut Kujat081c8972010-02-03 16:04:40 +0000198
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000199 w83627hf_set_clksel_48(DUMMY_DEV);
200 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Knut Kujat081c8972010-02-03 16:04:40 +0000201
Knut Kujatf7f9e922010-03-13 12:54:58 +0000202 console_init();
203 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000204 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000205
206 /* Halt if there was a built in self test failure */
207 report_bist_failure(bist);
208
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500209 val = cpuid_eax(1);
210 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
211 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
212 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
213 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000214
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500215 /* Setup sysinfo defaults */
216 set_sysinfo_in_ram(0);
Knut Kujat081c8972010-02-03 16:04:40 +0000217
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500218 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200219
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500220 post_code(0x33);
Knut Kujat081c8972010-02-03 16:04:40 +0000221
Timothy Pearson730a0432015-10-16 13:51:51 -0500222 cpuSetAMDMSR(0);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500223 post_code(0x34);
Knut Kujat081c8972010-02-03 16:04:40 +0000224
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500225 amd_ht_init(sysinfo);
226 post_code(0x35);
Knut Kujat081c8972010-02-03 16:04:40 +0000227
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500228 /* Setup nodes PCI space and start core 0 AP init. */
229 finalize_node_setup(sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000230
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500231 /* Setup any mainboard PCI settings etc. */
232 setup_mb_resource_map();
233 post_code(0x36);
Knut Kujat081c8972010-02-03 16:04:40 +0000234
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500235 /* wait for all the APs core0 started by finalize_node_setup. */
236 /* FIXME: A bunch of cores are going to start output to serial at once.
237 * It would be nice to fixup prink spinlocks for ROM XIP mode.
238 * I think it could be done by putting the spinlock flag in the cache
239 * of the BSP located right after sysinfo.
240 */
Knut Kujat081c8972010-02-03 16:04:40 +0000241
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500242 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200243#if CONFIG_LOGICAL_CPUS
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500244 /* Core0 on each node is configured. Now setup any additional cores. */
245 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500246 start_other_cores(bsp_apicid);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500247 post_code(0x37);
248 wait_all_other_cores_started(bsp_apicid);
Knut Kujat081c8972010-02-03 16:04:40 +0000249#endif
250
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500251 post_code(0x38);
Knut Kujat081c8972010-02-03 16:04:40 +0000252
Patrick Georgi76e81522010-11-16 21:25:29 +0000253#if CONFIG_SET_FIDVID
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500254 msr = rdmsr(0xc0010071);
255 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000256
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500257 /* FIXME: The sb fid change may survive the warm reset and only
258 * need to be done once.*/
Knut Kujat081c8972010-02-03 16:04:40 +0000259
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500260 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
261 post_code(0x39);
Knut Kujat081c8972010-02-03 16:04:40 +0000262
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500263 if (!warm_reset_detect(0)) { // BSP is node 0
264 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
265 } else {
266 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
267 }
Knut Kujat081c8972010-02-03 16:04:40 +0000268
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500269 post_code(0x3A);
Knut Kujat081c8972010-02-03 16:04:40 +0000270
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500271 /* show final fid and vid */
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600272 msr = rdmsr(0xc0010071);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500273 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000274#endif
275
Paul Menzel4549e5a2014-02-02 22:05:48 +0100276 init_timer(); // Need to use TMICT to synchronize FID/VID
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000277
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500278 wants_reset = mcp55_early_setup_x();
Knut Kujat081c8972010-02-03 16:04:40 +0000279
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500280 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
281 if (!warm_reset_detect(0)) {
282 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
283 soft_reset();
284 die("After soft_reset_x - shouldn't see this message!!!\n");
285 }
Knut Kujat081c8972010-02-03 16:04:40 +0000286
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500287 if (wants_reset)
288 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000289
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500290 post_code(0x3B);
Knut Kujat081c8972010-02-03 16:04:40 +0000291
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500292 /* It's the time to set ctrl in sysinfo now; */
293 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
294 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Knut Kujat081c8972010-02-03 16:04:40 +0000295
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500296 post_code(0x3D);
Knut Kujat081c8972010-02-03 16:04:40 +0000297
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500298// printk(BIOS_DEBUG, "enable_smbus()\n");
299// enable_smbus(); /* enable in sio_setup */
Knut Kujat081c8972010-02-03 16:04:40 +0000300
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500301 post_code(0x40);
Knut Kujat081c8972010-02-03 16:04:40 +0000302
Timothy Pearson91e9f672015-03-19 16:44:46 -0500303 timestamp_add_now(TS_BEFORE_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500304 printk(BIOS_DEBUG, "raminit_amdmct()\n");
305 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500306 timestamp_add_now(TS_AFTER_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500307 cbmem_initialize_empty();
308 post_code(0x41);
Knut Kujat081c8972010-02-03 16:04:40 +0000309
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500310 amdmct_cbmem_store_info(sysinfo);
Timothy Pearson22564082015-03-27 22:49:18 -0500311
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500312 post_cache_as_ram(); /* BSP switch stack to ram, copy then execute CB. */
313 post_code(0x42); /* Should never see this post code. */
Knut Kujat081c8972010-02-03 16:04:40 +0000314}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000315
316/**
317 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
318 * Description:
319 * This routine is called every time a non-coherent chain is processed.
320 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
321 * swap list. The first part of the list controls the BUID assignment and the
322 * second part of the list provides the device to device linking. Device orientation
323 * can be detected automatically, or explicitly. See documentation for more details.
324 *
325 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
326 * based on each device's unit count.
327 *
328 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700329 * @param[in] node = The node on which this chain is located
330 * @param[in] link = The link on the host for this chain
331 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000332 */
333BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
334{
335 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
336 /* If the BUID was adjusted in early_ht we need to do the manual override */
337 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
338 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
339 if ((node == 0) && (link == 0)) { /* BSP SB link */
340 *List = swaplist;
341 return 1;
342 }
343 }
344
345 return 0;
346}