Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2007 AMD |
| 5 | * Written by Yinghai Lu <yinghailu@amd.com> for AMD. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
Paul Menzel | a46a712 | 2013-02-23 18:37:27 +0100 | [diff] [blame] | 19 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 20 | */ |
| 21 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 22 | #define FAM10_SCAN_PCI_BUS 0 |
| 23 | #define FAM10_ALLOCATE_IO_RANGE 1 |
| 24 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 25 | #include <stdint.h> |
| 26 | #include <string.h> |
| 27 | #include <device/pci_def.h> |
| 28 | #include <device/pci_ids.h> |
| 29 | #include <arch/io.h> |
| 30 | #include <device/pnp_def.h> |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 31 | #include <cpu/x86/lapic.h> |
Patrick Georgi | 12584e2 | 2010-05-08 09:14:51 +0000 | [diff] [blame] | 32 | #include <console/console.h> |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 33 | #include <timestamp.h> |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 34 | #include <lib.h> |
Uwe Hermann | 26535d6 | 2010-11-20 20:36:40 +0000 | [diff] [blame] | 35 | #include <spd.h> |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 36 | #include <cpu/amd/model_10xxx_rev.h> |
stepan | 836ae29 | 2010-12-08 05:42:47 +0000 | [diff] [blame] | 37 | #include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 38 | #include <northbridge/amd/amdfam10/raminit.h> |
| 39 | #include <northbridge/amd/amdfam10/amdfam10.h> |
Stefan Reinauer | bcb8c97 | 2010-04-25 18:06:32 +0000 | [diff] [blame] | 40 | #include "lib/delay.c" |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 41 | #include <cpu/x86/lapic.h> |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 42 | #include "northbridge/amd/amdfam10/reset_test.c" |
Edward O'Callaghan | beb0f26 | 2014-04-29 13:09:50 +1000 | [diff] [blame] | 43 | #include <superio/winbond/common/winbond.h> |
| 44 | #include <superio/winbond/w83627hf/w83627hf.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 45 | #include <cpu/x86/bist.h> |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 46 | #include "northbridge/amd/amdfam10/debug.c" |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 47 | #include "northbridge/amd/amdfam10/setup_resource_map.c" |
stepan | 836ae29 | 2010-12-08 05:42:47 +0000 | [diff] [blame] | 48 | #include "southbridge/nvidia/mcp55/early_ctrl.c" |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 49 | |
| 50 | #define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1) |
Uwe Hermann | 9b9791c | 2010-12-06 18:17:01 +0000 | [diff] [blame] | 51 | #define DUMMY_DEV PNP_DEV(0x2e, 0) |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 52 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 53 | static inline void activate_spd_rom(const struct mem_controller *ctrl) |
| 54 | { |
Knut Kujat | f7f9e92 | 2010-03-13 12:54:58 +0000 | [diff] [blame] | 55 | #define SMBUS_SWITCH1 0x70 |
| 56 | #define SMBUS_SWITCH2 0x72 |
| 57 | smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f); |
| 58 | smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 59 | } |
| 60 | |
| 61 | static inline int spd_read_byte(unsigned device, unsigned address) |
| 62 | { |
| 63 | return smbus_read_byte(device, address); |
| 64 | } |
| 65 | |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 66 | #include <northbridge/amd/amdfam10/amdfam10.h> |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 67 | #include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c" |
stepan | 8301d83 | 2010-12-08 07:07:33 +0000 | [diff] [blame] | 68 | #include "northbridge/amd/amdfam10/pci.c" |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 69 | #include "resourcemap.c" |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 70 | #include "cpu/amd/quadcore/quadcore.c" |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 71 | #include <southbridge/nvidia/mcp55/early_setup_ss.h> |
stepan | 836ae29 | 2010-12-08 05:42:47 +0000 | [diff] [blame] | 72 | #include "southbridge/nvidia/mcp55/early_setup_car.c" |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame] | 73 | #include <cpu/amd/microcode.h> |
Xavi Drudis Ferran | 4c28a6f | 2011-02-26 23:29:44 +0000 | [diff] [blame] | 74 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 75 | #include "cpu/amd/model_10xxx/init_cpus.c" |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 76 | #include "northbridge/amd/amdfam10/early_ht.c" |
| 77 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 78 | static void sio_setup(void) |
| 79 | { |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 80 | uint32_t dword; |
| 81 | uint8_t byte; |
| 82 | enable_smbus(); |
| 83 | // smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */ |
| 84 | smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */ |
| 85 | |
| 86 | byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b); |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 87 | byte |= 0x20; |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 88 | pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte); |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 89 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 90 | dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0); |
| 91 | dword |= (1<<0); |
| 92 | pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword); |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 93 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 94 | dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4); |
| 95 | dword |= (1<<16); |
| 96 | pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 97 | } |
| 98 | |
Uwe Hermann | 26535d6 | 2010-11-20 20:36:40 +0000 | [diff] [blame] | 99 | static const u8 spd_addr[] = { |
| 100 | //first node |
| 101 | RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, |
| 102 | #if CONFIG_MAX_PHYSICAL_CPUS > 1 |
| 103 | //second node |
| 104 | RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0, |
| 105 | #endif |
| 106 | #if CONFIG_MAX_PHYSICAL_CPUS > 2 |
| 107 | //third node |
| 108 | RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, |
| 109 | //forth node |
| 110 | RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0, |
| 111 | #endif |
| 112 | }; |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 113 | |
Knut Kujat | f7f9e92 | 2010-03-13 12:54:58 +0000 | [diff] [blame] | 114 | #define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1) |
| 115 | #define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2) |
| 116 | #define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3) |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 117 | |
Edward O'Callaghan | beb0f26 | 2014-04-29 13:09:50 +1000 | [diff] [blame] | 118 | /* TODO: superio code should really not be in mainboard */ |
| 119 | static void pnp_enter_ext_func_mode(device_t dev) |
| 120 | { |
| 121 | u16 port = dev >> 8; |
| 122 | outb(0x87, port); |
| 123 | outb(0x87, port); |
| 124 | } |
| 125 | |
| 126 | static void pnp_exit_ext_func_mode(device_t dev) |
| 127 | { |
| 128 | u16 port = dev >> 8; |
| 129 | outb(0xaa, port); |
| 130 | } |
| 131 | |
Stefan Reinauer | 523ebd9 | 2010-04-14 18:59:42 +0000 | [diff] [blame] | 132 | static void write_GPIO(void) |
Knut Kujat | f7f9e92 | 2010-03-13 12:54:58 +0000 | [diff] [blame] | 133 | { |
| 134 | pnp_enter_ext_func_mode(GPIO1_DEV); |
| 135 | pnp_set_logical_device(GPIO1_DEV); |
| 136 | pnp_write_config(GPIO1_DEV, 0x30, 0x01); |
| 137 | pnp_write_config(GPIO1_DEV, 0x60, 0x00); |
| 138 | pnp_write_config(GPIO1_DEV, 0x61, 0x00); |
| 139 | pnp_write_config(GPIO1_DEV, 0x62, 0x00); |
| 140 | pnp_write_config(GPIO1_DEV, 0x63, 0x00); |
| 141 | pnp_write_config(GPIO1_DEV, 0x70, 0x00); |
| 142 | pnp_write_config(GPIO1_DEV, 0xf0, 0xff); |
| 143 | pnp_write_config(GPIO1_DEV, 0xf1, 0xff); |
| 144 | pnp_write_config(GPIO1_DEV, 0xf2, 0x00); |
| 145 | pnp_exit_ext_func_mode(GPIO1_DEV); |
| 146 | |
| 147 | pnp_enter_ext_func_mode(GPIO2_DEV); |
| 148 | pnp_set_logical_device(GPIO2_DEV); |
| 149 | pnp_write_config(GPIO2_DEV, 0x30, 0x01); |
| 150 | pnp_write_config(GPIO2_DEV, 0xf0, 0xef); |
| 151 | pnp_write_config(GPIO2_DEV, 0xf1, 0xff); |
| 152 | pnp_write_config(GPIO2_DEV, 0xf2, 0x00); |
| 153 | pnp_write_config(GPIO2_DEV, 0xf3, 0x00); |
| 154 | pnp_write_config(GPIO2_DEV, 0xf5, 0x48); |
| 155 | pnp_write_config(GPIO2_DEV, 0xf6, 0x00); |
| 156 | pnp_write_config(GPIO2_DEV, 0xf7, 0xc0); |
| 157 | pnp_exit_ext_func_mode(GPIO2_DEV); |
| 158 | |
| 159 | pnp_enter_ext_func_mode(GPIO3_DEV); |
| 160 | pnp_set_logical_device(GPIO3_DEV); |
| 161 | pnp_write_config(GPIO3_DEV, 0x30, 0x00); |
| 162 | pnp_write_config(GPIO3_DEV, 0xf0, 0xff); |
| 163 | pnp_write_config(GPIO3_DEV, 0xf1, 0xff); |
| 164 | pnp_write_config(GPIO3_DEV, 0xf2, 0xff); |
| 165 | pnp_write_config(GPIO3_DEV, 0xf3, 0x40); |
| 166 | pnp_exit_ext_func_mode(GPIO3_DEV); |
| 167 | } |
| 168 | |
Patrick Georgi | ce6fb1e | 2010-03-17 22:44:39 +0000 | [diff] [blame] | 169 | void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx) |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 170 | { |
Patrick Georgi | bbc880e | 2012-11-20 18:20:56 +0100 | [diff] [blame] | 171 | struct sys_info *sysinfo = &sysinfo_car; |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 172 | u32 bsp_apicid = 0, val, wants_reset; |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 173 | msr_t msr; |
| 174 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 175 | timestamp_init(timestamp_get()); |
| 176 | timestamp_add_now(TS_START_ROMSTAGE); |
| 177 | |
Patrick Georgi | 2bd9100 | 2010-03-18 16:46:50 +0000 | [diff] [blame] | 178 | if (!cpu_init_detectedx && boot_cpu()) { |
Patrick Georgi | ce6fb1e | 2010-03-17 22:44:39 +0000 | [diff] [blame] | 179 | /* Nothing special needs to be done to find bus 0 */ |
| 180 | /* Allow the HT devices to be found */ |
Patrick Georgi | ce6fb1e | 2010-03-17 22:44:39 +0000 | [diff] [blame] | 181 | set_bsp_node_CHtExtNodeCfgEn(); |
| 182 | enumerate_ht_chain(); |
Patrick Georgi | ce6fb1e | 2010-03-17 22:44:39 +0000 | [diff] [blame] | 183 | sio_setup(); |
Patrick Georgi | ce6fb1e | 2010-03-17 22:44:39 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 186 | post_code(0x30); |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 187 | |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 188 | if (bist == 0) |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 189 | bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 190 | |
| 191 | post_code(0x32); |
| 192 | |
Edward O'Callaghan | beb0f26 | 2014-04-29 13:09:50 +1000 | [diff] [blame] | 193 | w83627hf_set_clksel_48(DUMMY_DEV); |
| 194 | winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 195 | |
Knut Kujat | f7f9e92 | 2010-03-13 12:54:58 +0000 | [diff] [blame] | 196 | console_init(); |
| 197 | write_GPIO(); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 198 | printk(BIOS_DEBUG, "\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 199 | |
| 200 | /* Halt if there was a built in self test failure */ |
| 201 | report_bist_failure(bist); |
| 202 | |
| 203 | val = cpuid_eax(1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 204 | printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val); |
Myles Watson | 08e0fb8 | 2010-03-22 16:33:25 +0000 | [diff] [blame] | 205 | printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 206 | printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid); |
| 207 | printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 208 | |
| 209 | /* Setup sysinfo defaults */ |
| 210 | set_sysinfo_in_ram(0); |
| 211 | |
| 212 | update_microcode(val); |
Kyösti Mälkki | f0a13ce | 2013-12-08 07:20:48 +0200 | [diff] [blame] | 213 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 214 | post_code(0x33); |
| 215 | |
| 216 | cpuSetAMDMSR(); |
| 217 | post_code(0x34); |
| 218 | |
| 219 | amd_ht_init(sysinfo); |
| 220 | post_code(0x35); |
| 221 | |
| 222 | /* Setup nodes PCI space and start core 0 AP init. */ |
| 223 | finalize_node_setup(sysinfo); |
| 224 | |
| 225 | /* Setup any mainboard PCI settings etc. */ |
| 226 | setup_mb_resource_map(); |
| 227 | post_code(0x36); |
| 228 | |
| 229 | /* wait for all the APs core0 started by finalize_node_setup. */ |
| 230 | /* FIXME: A bunch of cores are going to start output to serial at once. |
| 231 | * It would be nice to fixup prink spinlocks for ROM XIP mode. |
| 232 | * I think it could be done by putting the spinlock flag in the cache |
| 233 | * of the BSP located right after sysinfo. |
| 234 | */ |
| 235 | |
| 236 | wait_all_core0_started(); |
Patrick Georgi | e166782 | 2012-05-05 15:29:32 +0200 | [diff] [blame] | 237 | #if CONFIG_LOGICAL_CPUS |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 238 | /* Core0 on each node is configured. Now setup any additional cores. */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 239 | printk(BIOS_DEBUG, "start_other_cores()\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 240 | start_other_cores(); |
| 241 | post_code(0x37); |
| 242 | wait_all_other_cores_started(bsp_apicid); |
| 243 | #endif |
| 244 | |
| 245 | post_code(0x38); |
| 246 | |
Patrick Georgi | 76e8152 | 2010-11-16 21:25:29 +0000 | [diff] [blame] | 247 | #if CONFIG_SET_FIDVID |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 248 | msr = rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 249 | printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 250 | |
| 251 | /* FIXME: The sb fid change may survive the warm reset and only |
| 252 | * need to be done once.*/ |
| 253 | |
| 254 | enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn); |
| 255 | post_code(0x39); |
| 256 | |
| 257 | if (!warm_reset_detect(0)) { // BSP is node 0 |
| 258 | init_fidvid_bsp(bsp_apicid, sysinfo->nodes); |
| 259 | } else { |
| 260 | init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0 |
| 261 | } |
| 262 | |
| 263 | post_code(0x3A); |
| 264 | |
| 265 | /* show final fid and vid */ |
| 266 | msr=rdmsr(0xc0010071); |
Elyes HAOUAS | aedcc10 | 2014-07-21 08:07:19 +0200 | [diff] [blame] | 267 | printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 268 | #endif |
| 269 | |
Paul Menzel | 4549e5a | 2014-02-02 22:05:48 +0100 | [diff] [blame] | 270 | init_timer(); // Need to use TMICT to synchronize FID/VID |
Stefan Reinauer | bcb8c97 | 2010-04-25 18:06:32 +0000 | [diff] [blame] | 271 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 272 | wants_reset = mcp55_early_setup_x(); |
| 273 | |
| 274 | /* Reset for HT, FIDVID, PLL and errata changes to take affect. */ |
| 275 | if (!warm_reset_detect(0)) { |
Stefan Reinauer | 069f476 | 2015-01-05 13:02:32 -0800 | [diff] [blame] | 276 | printk(BIOS_INFO, "...WARM RESET...\n\n\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 277 | soft_reset(); |
| 278 | die("After soft_reset_x - shouldn't see this message!!!\n"); |
| 279 | } |
| 280 | |
| 281 | if (wants_reset) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 282 | printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 283 | |
| 284 | post_code(0x3B); |
| 285 | |
| 286 | /* It's the time to set ctrl in sysinfo now; */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 287 | printk(BIOS_DEBUG, "fill_mem_ctrl()\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 288 | fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr); |
| 289 | |
| 290 | post_code(0x3D); |
| 291 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 292 | //printk(BIOS_DEBUG, "enable_smbus()\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 293 | // enable_smbus(); /* enable in sio_setup */ |
| 294 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 295 | post_code(0x40); |
| 296 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 297 | timestamp_add_now(TS_BEFORE_INITRAM); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 298 | printk(BIOS_DEBUG, "raminit_amdmct()\n"); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 299 | raminit_amdmct(sysinfo); |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 300 | timestamp_add_now(TS_AFTER_INITRAM); |
Timothy Pearson | 86f4ca5 | 2015-03-13 13:27:58 -0500 | [diff] [blame] | 301 | cbmem_initialize_empty(); |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 302 | post_code(0x41); |
| 303 | |
Timothy Pearson | 2256408 | 2015-03-27 22:49:18 -0500 | [diff] [blame^] | 304 | amdmct_cbmem_store_info(sysinfo); |
| 305 | |
Timothy Pearson | 91e9f67 | 2015-03-19 16:44:46 -0500 | [diff] [blame] | 306 | timestamp_add_now(TS_END_ROMSTAGE); |
| 307 | |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 308 | post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB. |
| 309 | post_code(0x42); // Should never see this post code. |
Knut Kujat | 081c897 | 2010-02-03 16:04:40 +0000 | [diff] [blame] | 310 | } |
Scott Duplichan | 314dd0b | 2011-03-08 23:01:46 +0000 | [diff] [blame] | 311 | |
| 312 | /** |
| 313 | * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List) |
| 314 | * Description: |
| 315 | * This routine is called every time a non-coherent chain is processed. |
| 316 | * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a |
| 317 | * swap list. The first part of the list controls the BUID assignment and the |
| 318 | * second part of the list provides the device to device linking. Device orientation |
| 319 | * can be detected automatically, or explicitly. See documentation for more details. |
| 320 | * |
| 321 | * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially |
| 322 | * based on each device's unit count. |
| 323 | * |
| 324 | * Parameters: |
Martin Roth | c3fde7e | 2014-12-29 22:13:37 -0700 | [diff] [blame] | 325 | * @param[in] node = The node on which this chain is located |
| 326 | * @param[in] link = The link on the host for this chain |
| 327 | * @param[out] List = supply a pointer to a list |
Scott Duplichan | 314dd0b | 2011-03-08 23:01:46 +0000 | [diff] [blame] | 328 | */ |
| 329 | BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List) |
| 330 | { |
| 331 | static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF }; |
| 332 | /* If the BUID was adjusted in early_ht we need to do the manual override */ |
| 333 | if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) { |
| 334 | printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n"); |
| 335 | if ((node == 0) && (link == 0)) { /* BSP SB link */ |
| 336 | *List = swaplist; |
| 337 | return 1; |
| 338 | } |
| 339 | } |
| 340 | |
| 341 | return 0; |
| 342 | } |