blob: 885d06828ff563441ca3f112b1a562dd70066f71 [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Knut Kujat081c8972010-02-03 16:04:40 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Knut Kujat081c8972010-02-03 16:04:40 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
31#include <arch/romcc_io.h>
32#include <cpu/x86/lapic.h>
Knut Kujat081c8972010-02-03 16:04:40 +000033
Patrick Georgi12584e22010-05-08 09:14:51 +000034#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000035#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000036#include <spd.h>
Knut Kujat081c8972010-02-03 16:04:40 +000037
38#include <cpu/amd/model_10xxx_rev.h>
39
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000040// for enable the FAN
41#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
Knut Kujat081c8972010-02-03 16:04:40 +000042#include "northbridge/amd/amdfam10/raminit.h"
43#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000044#include "cpu/amd/model_10xxx/apic_timer.c"
45#include "lib/delay.c"
Knut Kujat081c8972010-02-03 16:04:40 +000046#include "cpu/x86/lapic/boot_cpu.c"
47#include "northbridge/amd/amdfam10/reset_test.c"
48#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
49#include "superio/winbond/w83627hf/w83627hf_early_init.c"
50
Knut Kujat081c8972010-02-03 16:04:40 +000051#include "cpu/x86/bist.h"
52
53#include "northbridge/amd/amdfam10/debug.c"
54
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000055#include "cpu/x86/mtrr/earlymtrr.c"
Knut Kujat081c8972010-02-03 16:04:40 +000056
Knut Kujat081c8972010-02-03 16:04:40 +000057#include "northbridge/amd/amdfam10/setup_resource_map.c"
58
59#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
60
61#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
62
Knut Kujat081c8972010-02-03 16:04:40 +000063static inline void activate_spd_rom(const struct mem_controller *ctrl)
64{
Knut Kujatf7f9e922010-03-13 12:54:58 +000065#define SMBUS_SWITCH1 0x70
66#define SMBUS_SWITCH2 0x72
67 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
68 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000069}
70
71static inline int spd_read_byte(unsigned device, unsigned address)
72{
73 return smbus_read_byte(device, address);
74}
75
76#include "northbridge/amd/amdfam10/amdfam10.h"
Knut Kujat081c8972010-02-03 16:04:40 +000077
Knut Kujat081c8972010-02-03 16:04:40 +000078#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
Knut Kujat081c8972010-02-03 16:04:40 +000079#include "northbridge/amd/amdfam10/amdfam10_pci.c"
80
Stefan Reinauer14e22772010-04-27 06:56:47 +000081#include "resourcemap.c"
Knut Kujat081c8972010-02-03 16:04:40 +000082
83#include "cpu/amd/quadcore/quadcore.c"
84
Knut Kujat081c8972010-02-03 16:04:40 +000085#define MCP55_PCI_E_X_0 4
86
87#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
88#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
89
Stefan Reinauer853263b2010-04-09 10:43:49 +000090
Knut Kujat081c8972010-02-03 16:04:40 +000091
92#include "cpu/amd/car/post_cache_as_ram.c"
93
Myles Watson075fbe82010-04-15 05:19:29 +000094#include "cpu/amd/microcode/microcode.c"
95#include "cpu/amd/model_10xxx/update_microcode.c"
Knut Kujat081c8972010-02-03 16:04:40 +000096#include "cpu/amd/model_10xxx/init_cpus.c"
97
Knut Kujat081c8972010-02-03 16:04:40 +000098
Knut Kujat081c8972010-02-03 16:04:40 +000099#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
100#include "northbridge/amd/amdfam10/early_ht.c"
101
Knut Kujat081c8972010-02-03 16:04:40 +0000102static void sio_setup(void)
103{
Knut Kujat081c8972010-02-03 16:04:40 +0000104 uint32_t dword;
105 uint8_t byte;
106 enable_smbus();
107// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
108 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
109
110 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000111 byte |= 0x20;
Knut Kujat081c8972010-02-03 16:04:40 +0000112 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000113
Knut Kujat081c8972010-02-03 16:04:40 +0000114 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
115 dword |= (1<<0);
116 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000117
Knut Kujat081c8972010-02-03 16:04:40 +0000118 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
119 dword |= (1<<16);
120 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
121
122}
123
Uwe Hermann26535d62010-11-20 20:36:40 +0000124static const u8 spd_addr[] = {
125 //first node
126 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
127#if CONFIG_MAX_PHYSICAL_CPUS > 1
128 //second node
129 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
130#endif
131#if CONFIG_MAX_PHYSICAL_CPUS > 2
132 //third node
133 RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
134 //forth node
135 RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0,
136#endif
137};
Knut Kujat081c8972010-02-03 16:04:40 +0000138
Knut Kujatf7f9e922010-03-13 12:54:58 +0000139#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
140#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
141#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000142static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000143{
144 pnp_enter_ext_func_mode(GPIO1_DEV);
145 pnp_set_logical_device(GPIO1_DEV);
146 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
147 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
148 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
149 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
150 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
151 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
152 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
153 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
154 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
155 pnp_exit_ext_func_mode(GPIO1_DEV);
156
157 pnp_enter_ext_func_mode(GPIO2_DEV);
158 pnp_set_logical_device(GPIO2_DEV);
159 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
160 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
161 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
162 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
163 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
164 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
165 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
166 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
167 pnp_exit_ext_func_mode(GPIO2_DEV);
168
169 pnp_enter_ext_func_mode(GPIO3_DEV);
170 pnp_set_logical_device(GPIO3_DEV);
171 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
172 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
173 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
174 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
175 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
176 pnp_exit_ext_func_mode(GPIO3_DEV);
177}
178
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000179void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000180{
181 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
182
183 u32 bsp_apicid = 0;
184 u32 val;
185 u32 wants_reset;
186 msr_t msr;
187
Patrick Georgi2bd91002010-03-18 16:46:50 +0000188 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000189 /* Nothing special needs to be done to find bus 0 */
190 /* Allow the HT devices to be found */
191
192 set_bsp_node_CHtExtNodeCfgEn();
193 enumerate_ht_chain();
194
195 sio_setup();
196
197 /* Setup the mcp55 */
198 mcp55_enable_rom();
199 }
200
Knut Kujat081c8972010-02-03 16:04:40 +0000201 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000202
Knut Kujat081c8972010-02-03 16:04:40 +0000203 if (bist == 0) {
204 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
205 }
206
207 post_code(0x32);
208
209 pnp_enter_ext_func_mode(SERIAL_DEV);
210 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
211 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
212 pnp_exit_ext_func_mode(SERIAL_DEV);
213
Knut Kujatf7f9e922010-03-13 12:54:58 +0000214 uart_init();
215 console_init();
216 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000217 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000218
219 /* Halt if there was a built in self test failure */
220 report_bist_failure(bist);
221
222 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000223 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000224 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000226 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000227
228 /* Setup sysinfo defaults */
229 set_sysinfo_in_ram(0);
230
231 update_microcode(val);
232 post_code(0x33);
233
234 cpuSetAMDMSR();
235 post_code(0x34);
236
237 amd_ht_init(sysinfo);
238 post_code(0x35);
239
240 /* Setup nodes PCI space and start core 0 AP init. */
241 finalize_node_setup(sysinfo);
242
243 /* Setup any mainboard PCI settings etc. */
244 setup_mb_resource_map();
245 post_code(0x36);
246
247 /* wait for all the APs core0 started by finalize_node_setup. */
248 /* FIXME: A bunch of cores are going to start output to serial at once.
249 * It would be nice to fixup prink spinlocks for ROM XIP mode.
250 * I think it could be done by putting the spinlock flag in the cache
251 * of the BSP located right after sysinfo.
252 */
253
254 wait_all_core0_started();
255#if CONFIG_LOGICAL_CPUS==1
256 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000257 printk(BIOS_DEBUG, "start_other_cores()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000258 start_other_cores();
259 post_code(0x37);
260 wait_all_other_cores_started(bsp_apicid);
261#endif
262
263 post_code(0x38);
264
Patrick Georgi76e81522010-11-16 21:25:29 +0000265#if CONFIG_SET_FIDVID
Knut Kujat081c8972010-02-03 16:04:40 +0000266 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000267 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000268
269 /* FIXME: The sb fid change may survive the warm reset and only
270 * need to be done once.*/
271
272 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
273 post_code(0x39);
274
275 if (!warm_reset_detect(0)) { // BSP is node 0
276 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
277 } else {
278 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
279 }
280
281 post_code(0x3A);
282
283 /* show final fid and vid */
284 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000285 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000286#endif
287
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000288 init_timer(); // Need to use TMICT to synconize FID/VID
289
Knut Kujat081c8972010-02-03 16:04:40 +0000290 wants_reset = mcp55_early_setup_x();
291
292 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
293 if (!warm_reset_detect(0)) {
294 print_info("...WARM RESET...\n\n\n");
295 soft_reset();
296 die("After soft_reset_x - shouldn't see this message!!!\n");
297 }
298
299 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000300 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000301
302 post_code(0x3B);
303
304/* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000305printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000306fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
307
308post_code(0x3D);
309
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000310//printk(BIOS_DEBUG, "enable_smbus()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000311// enable_smbus(); /* enable in sio_setup */
312
Knut Kujat081c8972010-02-03 16:04:40 +0000313post_code(0x40);
314
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000315 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000316 raminit_amdmct(sysinfo);
317 post_code(0x41);
318
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000319// printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000320 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
321 post_code(0x42); // Should never see this post code.
322
323}
324