blob: 8583f2a3448ef6e4e6d1ab3a9bbb9e7af450c938 [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Knut Kujat081c8972010-02-03 16:04:40 +000020 */
21
Knut Kujat081c8972010-02-03 16:04:40 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Knut Kujat081c8972010-02-03 16:04:40 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
Knut Kujat081c8972010-02-03 16:04:40 +000031#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000032#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050033#include <timestamp.h>
Patrick Georgid0835952010-10-05 09:07:10 +000034#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000035#include <spd.h>
Knut Kujat081c8972010-02-03 16:04:40 +000036#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000037#include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <northbridge/amd/amdfam10/raminit.h>
39#include <northbridge/amd/amdfam10/amdfam10.h>
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000040#include "lib/delay.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110041#include <cpu/x86/lapic.h>
Knut Kujat081c8972010-02-03 16:04:40 +000042#include "northbridge/amd/amdfam10/reset_test.c"
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100043#include <superio/winbond/common/winbond.h>
44#include <superio/winbond/w83627hf/w83627hf.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110045#include <cpu/x86/bist.h>
Knut Kujat081c8972010-02-03 16:04:40 +000046#include "northbridge/amd/amdfam10/debug.c"
Knut Kujat081c8972010-02-03 16:04:40 +000047#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000048#include "southbridge/nvidia/mcp55/early_ctrl.c"
Knut Kujat081c8972010-02-03 16:04:40 +000049
50#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Uwe Hermann9b9791c2010-12-06 18:17:01 +000051#define DUMMY_DEV PNP_DEV(0x2e, 0)
Knut Kujat081c8972010-02-03 16:04:40 +000052
Knut Kujatf7f9e922010-03-13 12:54:58 +000053#define SMBUS_SWITCH1 0x70
54#define SMBUS_SWITCH2 0x72
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050055
56static inline void activate_spd_rom(const struct mem_controller *ctrl)
57{
Knut Kujatf7f9e922010-03-13 12:54:58 +000058 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
59 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000060}
61
62static inline int spd_read_byte(unsigned device, unsigned address)
63{
64 return smbus_read_byte(device, address);
65}
66
Edward O'Callaghan77757c22015-01-04 21:33:39 +110067#include <northbridge/amd/amdfam10/amdfam10.h>
Knut Kujat081c8972010-02-03 16:04:40 +000068#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000069#include "northbridge/amd/amdfam10/pci.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000070#include "resourcemap.c"
Knut Kujat081c8972010-02-03 16:04:40 +000071#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110072#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000073#include "southbridge/nvidia/mcp55/early_setup_car.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110074#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000075
Knut Kujat081c8972010-02-03 16:04:40 +000076#include "cpu/amd/model_10xxx/init_cpus.c"
Knut Kujat081c8972010-02-03 16:04:40 +000077#include "northbridge/amd/amdfam10/early_ht.c"
78
Knut Kujat081c8972010-02-03 16:04:40 +000079static void sio_setup(void)
80{
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050081 uint32_t dword;
82 uint8_t byte;
83 enable_smbus();
Knut Kujat081c8972010-02-03 16:04:40 +000084// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
85 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
86
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050087 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
88 byte |= 0x20;
89 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000090
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050091 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
92 dword |= (1<<0);
93 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000094
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050095 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
96 dword |= (1<<16);
97 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Knut Kujat081c8972010-02-03 16:04:40 +000098}
99
Uwe Hermann26535d62010-11-20 20:36:40 +0000100static const u8 spd_addr[] = {
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500101 /* first node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000102 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
103#if CONFIG_MAX_PHYSICAL_CPUS > 1
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500104 /* second node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000105 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
106#endif
107#if CONFIG_MAX_PHYSICAL_CPUS > 2
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500108 /* third node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000109 RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500110 /* fourth node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000111 RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0,
112#endif
113};
Knut Kujat081c8972010-02-03 16:04:40 +0000114
Knut Kujatf7f9e922010-03-13 12:54:58 +0000115#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
116#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
117#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Uwe Hermann7b997052010-11-21 22:47:22 +0000118
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000119/* TODO: superio code should really not be in mainboard */
120static void pnp_enter_ext_func_mode(device_t dev)
121{
122 u16 port = dev >> 8;
123 outb(0x87, port);
124 outb(0x87, port);
125}
126
127static void pnp_exit_ext_func_mode(device_t dev)
128{
129 u16 port = dev >> 8;
130 outb(0xaa, port);
131}
132
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000133static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000134{
135 pnp_enter_ext_func_mode(GPIO1_DEV);
136 pnp_set_logical_device(GPIO1_DEV);
137 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
138 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
139 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
140 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
141 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
142 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
143 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
144 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
145 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
146 pnp_exit_ext_func_mode(GPIO1_DEV);
147
148 pnp_enter_ext_func_mode(GPIO2_DEV);
149 pnp_set_logical_device(GPIO2_DEV);
150 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
151 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
152 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
153 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
154 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
155 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
156 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
157 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
158 pnp_exit_ext_func_mode(GPIO2_DEV);
159
160 pnp_enter_ext_func_mode(GPIO3_DEV);
161 pnp_set_logical_device(GPIO3_DEV);
162 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
163 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
164 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
165 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
166 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
167 pnp_exit_ext_func_mode(GPIO3_DEV);
168}
169
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000170void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000171{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100172 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000173 u32 bsp_apicid = 0, val, wants_reset;
Knut Kujat081c8972010-02-03 16:04:40 +0000174 msr_t msr;
175
Timothy Pearson91e9f672015-03-19 16:44:46 -0500176 timestamp_init(timestamp_get());
177 timestamp_add_now(TS_START_ROMSTAGE);
178
Patrick Georgi2bd91002010-03-18 16:46:50 +0000179 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000180 /* Nothing special needs to be done to find bus 0 */
181 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000182 set_bsp_node_CHtExtNodeCfgEn();
183 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000184 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000185 }
186
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500187 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000188
Uwe Hermann7b997052010-11-21 22:47:22 +0000189 if (bist == 0)
Knut Kujat081c8972010-02-03 16:04:40 +0000190 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000191
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500192 post_code(0x32);
Knut Kujat081c8972010-02-03 16:04:40 +0000193
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000194 w83627hf_set_clksel_48(DUMMY_DEV);
195 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Knut Kujat081c8972010-02-03 16:04:40 +0000196
Knut Kujatf7f9e922010-03-13 12:54:58 +0000197 console_init();
198 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000199 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000200
201 /* Halt if there was a built in self test failure */
202 report_bist_failure(bist);
203
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500204 val = cpuid_eax(1);
205 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
206 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
207 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
208 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000209
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500210 /* Setup sysinfo defaults */
211 set_sysinfo_in_ram(0);
Knut Kujat081c8972010-02-03 16:04:40 +0000212
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500213 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200214
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500215 post_code(0x33);
Knut Kujat081c8972010-02-03 16:04:40 +0000216
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500217 cpuSetAMDMSR();
218 post_code(0x34);
Knut Kujat081c8972010-02-03 16:04:40 +0000219
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500220 amd_ht_init(sysinfo);
221 post_code(0x35);
Knut Kujat081c8972010-02-03 16:04:40 +0000222
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500223 /* Setup nodes PCI space and start core 0 AP init. */
224 finalize_node_setup(sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000225
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500226 /* Setup any mainboard PCI settings etc. */
227 setup_mb_resource_map();
228 post_code(0x36);
Knut Kujat081c8972010-02-03 16:04:40 +0000229
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500230 /* wait for all the APs core0 started by finalize_node_setup. */
231 /* FIXME: A bunch of cores are going to start output to serial at once.
232 * It would be nice to fixup prink spinlocks for ROM XIP mode.
233 * I think it could be done by putting the spinlock flag in the cache
234 * of the BSP located right after sysinfo.
235 */
Knut Kujat081c8972010-02-03 16:04:40 +0000236
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500237 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200238#if CONFIG_LOGICAL_CPUS
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500239 /* Core0 on each node is configured. Now setup any additional cores. */
240 printk(BIOS_DEBUG, "start_other_cores()\n");
241 start_other_cores();
242 post_code(0x37);
243 wait_all_other_cores_started(bsp_apicid);
Knut Kujat081c8972010-02-03 16:04:40 +0000244#endif
245
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500246 post_code(0x38);
Knut Kujat081c8972010-02-03 16:04:40 +0000247
Patrick Georgi76e81522010-11-16 21:25:29 +0000248#if CONFIG_SET_FIDVID
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500249 msr = rdmsr(0xc0010071);
250 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000251
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500252 /* FIXME: The sb fid change may survive the warm reset and only
253 * need to be done once.*/
Knut Kujat081c8972010-02-03 16:04:40 +0000254
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500255 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
256 post_code(0x39);
Knut Kujat081c8972010-02-03 16:04:40 +0000257
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500258 if (!warm_reset_detect(0)) { // BSP is node 0
259 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
260 } else {
261 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
262 }
Knut Kujat081c8972010-02-03 16:04:40 +0000263
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500264 post_code(0x3A);
Knut Kujat081c8972010-02-03 16:04:40 +0000265
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500266 /* show final fid and vid */
267 msr=rdmsr(0xc0010071);
268 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000269#endif
270
Paul Menzel4549e5a2014-02-02 22:05:48 +0100271 init_timer(); // Need to use TMICT to synchronize FID/VID
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000272
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500273 wants_reset = mcp55_early_setup_x();
Knut Kujat081c8972010-02-03 16:04:40 +0000274
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500275 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
276 if (!warm_reset_detect(0)) {
277 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
278 soft_reset();
279 die("After soft_reset_x - shouldn't see this message!!!\n");
280 }
Knut Kujat081c8972010-02-03 16:04:40 +0000281
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500282 if (wants_reset)
283 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000284
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500285 post_code(0x3B);
Knut Kujat081c8972010-02-03 16:04:40 +0000286
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500287 /* It's the time to set ctrl in sysinfo now; */
288 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
289 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Knut Kujat081c8972010-02-03 16:04:40 +0000290
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500291 post_code(0x3D);
Knut Kujat081c8972010-02-03 16:04:40 +0000292
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500293// printk(BIOS_DEBUG, "enable_smbus()\n");
294// enable_smbus(); /* enable in sio_setup */
Knut Kujat081c8972010-02-03 16:04:40 +0000295
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500296 post_code(0x40);
Knut Kujat081c8972010-02-03 16:04:40 +0000297
Timothy Pearson91e9f672015-03-19 16:44:46 -0500298 timestamp_add_now(TS_BEFORE_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500299 printk(BIOS_DEBUG, "raminit_amdmct()\n");
300 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500301 timestamp_add_now(TS_AFTER_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500302 cbmem_initialize_empty();
303 post_code(0x41);
Knut Kujat081c8972010-02-03 16:04:40 +0000304
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500305 amdmct_cbmem_store_info(sysinfo);
Timothy Pearson22564082015-03-27 22:49:18 -0500306
Timothy Pearson91e9f672015-03-19 16:44:46 -0500307 timestamp_add_now(TS_END_ROMSTAGE);
308
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500309 post_cache_as_ram(); /* BSP switch stack to ram, copy then execute CB. */
310 post_code(0x42); /* Should never see this post code. */
Knut Kujat081c8972010-02-03 16:04:40 +0000311}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000312
313/**
314 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
315 * Description:
316 * This routine is called every time a non-coherent chain is processed.
317 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
318 * swap list. The first part of the list controls the BUID assignment and the
319 * second part of the list provides the device to device linking. Device orientation
320 * can be detected automatically, or explicitly. See documentation for more details.
321 *
322 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
323 * based on each device's unit count.
324 *
325 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700326 * @param[in] node = The node on which this chain is located
327 * @param[in] link = The link on the host for this chain
328 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000329 */
330BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
331{
332 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
333 /* If the BUID was adjusted in early_ht we need to do the manual override */
334 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
335 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
336 if ((node == 0) && (link == 0)) { /* BSP SB link */
337 *List = swaplist;
338 return 1;
339 }
340 }
341
342 return 0;
343}