blob: f82ddd13c25b9076a6ac0a341721ef503eb8ca7e [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Knut Kujat081c8972010-02-03 16:04:40 +000016 */
17
Knut Kujat081c8972010-02-03 16:04:40 +000018#define FAM10_SCAN_PCI_BUS 0
19#define FAM10_ALLOCATE_IO_RANGE 1
20
Knut Kujat081c8972010-02-03 16:04:40 +000021#include <stdint.h>
22#include <string.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
Knut Kujat081c8972010-02-03 16:04:40 +000027#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000028#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050029#include <timestamp.h>
Patrick Georgid0835952010-10-05 09:07:10 +000030#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000031#include <spd.h>
Knut Kujat081c8972010-02-03 16:04:40 +000032#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000033#include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <northbridge/amd/amdfam10/raminit.h>
35#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgi82d9a312016-01-21 12:46:10 +010036#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/lapic.h>
Knut Kujat081c8972010-02-03 16:04:40 +000038#include "northbridge/amd/amdfam10/reset_test.c"
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100039#include <superio/winbond/common/winbond.h>
40#include <superio/winbond/w83627hf/w83627hf.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110041#include <cpu/x86/bist.h>
Knut Kujat081c8972010-02-03 16:04:40 +000042#include "northbridge/amd/amdfam10/debug.c"
Knut Kujat081c8972010-02-03 16:04:40 +000043#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000044#include "southbridge/nvidia/mcp55/early_ctrl.c"
Knut Kujat081c8972010-02-03 16:04:40 +000045
46#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Uwe Hermann9b9791c2010-12-06 18:17:01 +000047#define DUMMY_DEV PNP_DEV(0x2e, 0)
Knut Kujat081c8972010-02-03 16:04:40 +000048
Knut Kujatf7f9e922010-03-13 12:54:58 +000049#define SMBUS_SWITCH1 0x70
50#define SMBUS_SWITCH2 0x72
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050051
52static inline void activate_spd_rom(const struct mem_controller *ctrl)
53{
Knut Kujatf7f9e922010-03-13 12:54:58 +000054 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
55 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000056}
57
58static inline int spd_read_byte(unsigned device, unsigned address)
59{
60 return smbus_read_byte(device, address);
61}
62
Edward O'Callaghan77757c22015-01-04 21:33:39 +110063#include <northbridge/amd/amdfam10/amdfam10.h>
Knut Kujat081c8972010-02-03 16:04:40 +000064#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000065#include "northbridge/amd/amdfam10/pci.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000066#include "resourcemap.c"
Knut Kujat081c8972010-02-03 16:04:40 +000067#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110068#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000069#include "southbridge/nvidia/mcp55/early_setup_car.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110070#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000071
Timothy Pearsonb30d7ed2015-10-16 14:24:06 -050072#include "cpu/amd/family_10h-family_15h/init_cpus.c"
Knut Kujat081c8972010-02-03 16:04:40 +000073#include "northbridge/amd/amdfam10/early_ht.c"
74
Knut Kujat081c8972010-02-03 16:04:40 +000075static void sio_setup(void)
76{
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050077 uint32_t dword;
78 uint8_t byte;
79 enable_smbus();
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060080// smbusx_write_byte(1, (0x58 >> 1), 0, 0x80); /* select bank0 */
81 smbusx_write_byte(1, (0x58 >> 1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
Knut Kujat081c8972010-02-03 16:04:40 +000082
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050083 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
84 byte |= 0x20;
85 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000086
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050087 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060088 dword |= (1 << 0);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050089 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000090
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050091 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060092 dword |= (1 << 16);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050093 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Knut Kujat081c8972010-02-03 16:04:40 +000094}
95
Uwe Hermann26535d62010-11-20 20:36:40 +000096static const u8 spd_addr[] = {
Timothy Pearsona73dcbe2015-03-31 11:54:03 -050097 /* first node */
Uwe Hermann26535d62010-11-20 20:36:40 +000098 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
99#if CONFIG_MAX_PHYSICAL_CPUS > 1
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500100 /* second node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000101 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
102#endif
103#if CONFIG_MAX_PHYSICAL_CPUS > 2
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500104 /* third node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000105 RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500106 /* fourth node */
Uwe Hermann26535d62010-11-20 20:36:40 +0000107 RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0,
108#endif
109};
Knut Kujat081c8972010-02-03 16:04:40 +0000110
Knut Kujatf7f9e922010-03-13 12:54:58 +0000111#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
112#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
113#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Uwe Hermann7b997052010-11-21 22:47:22 +0000114
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000115/* TODO: superio code should really not be in mainboard */
116static void pnp_enter_ext_func_mode(device_t dev)
117{
118 u16 port = dev >> 8;
119 outb(0x87, port);
120 outb(0x87, port);
121}
122
123static void pnp_exit_ext_func_mode(device_t dev)
124{
125 u16 port = dev >> 8;
126 outb(0xaa, port);
127}
128
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000129static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000130{
131 pnp_enter_ext_func_mode(GPIO1_DEV);
132 pnp_set_logical_device(GPIO1_DEV);
133 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
134 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
135 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
136 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
137 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
138 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
139 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
140 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
141 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
142 pnp_exit_ext_func_mode(GPIO1_DEV);
143
144 pnp_enter_ext_func_mode(GPIO2_DEV);
145 pnp_set_logical_device(GPIO2_DEV);
146 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
147 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
148 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
149 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
150 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
151 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
152 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
153 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
154 pnp_exit_ext_func_mode(GPIO2_DEV);
155
156 pnp_enter_ext_func_mode(GPIO3_DEV);
157 pnp_set_logical_device(GPIO3_DEV);
158 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
159 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
160 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
161 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
162 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
163 pnp_exit_ext_func_mode(GPIO3_DEV);
164}
165
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000166void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000167{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100168 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000169 u32 bsp_apicid = 0, val, wants_reset;
Knut Kujat081c8972010-02-03 16:04:40 +0000170 msr_t msr;
171
Timothy Pearson91e9f672015-03-19 16:44:46 -0500172 timestamp_init(timestamp_get());
173 timestamp_add_now(TS_START_ROMSTAGE);
174
Patrick Georgi2bd91002010-03-18 16:46:50 +0000175 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000176 /* Nothing special needs to be done to find bus 0 */
177 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000178 set_bsp_node_CHtExtNodeCfgEn();
179 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000180 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000181 }
182
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500183 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000184
Uwe Hermann7b997052010-11-21 22:47:22 +0000185 if (bist == 0)
Knut Kujat081c8972010-02-03 16:04:40 +0000186 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000187
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500188 post_code(0x32);
Knut Kujat081c8972010-02-03 16:04:40 +0000189
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +1000190 w83627hf_set_clksel_48(DUMMY_DEV);
191 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Knut Kujat081c8972010-02-03 16:04:40 +0000192
Knut Kujatf7f9e922010-03-13 12:54:58 +0000193 console_init();
194 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000195 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000196
197 /* Halt if there was a built in self test failure */
198 report_bist_failure(bist);
199
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500200 val = cpuid_eax(1);
201 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
202 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
203 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
204 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000205
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500206 /* Setup sysinfo defaults */
207 set_sysinfo_in_ram(0);
Knut Kujat081c8972010-02-03 16:04:40 +0000208
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500209 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200210
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500211 post_code(0x33);
Knut Kujat081c8972010-02-03 16:04:40 +0000212
Timothy Pearson730a0432015-10-16 13:51:51 -0500213 cpuSetAMDMSR(0);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500214 post_code(0x34);
Knut Kujat081c8972010-02-03 16:04:40 +0000215
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500216 amd_ht_init(sysinfo);
217 post_code(0x35);
Knut Kujat081c8972010-02-03 16:04:40 +0000218
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500219 /* Setup nodes PCI space and start core 0 AP init. */
220 finalize_node_setup(sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000221
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500222 /* Setup any mainboard PCI settings etc. */
223 setup_mb_resource_map();
224 post_code(0x36);
Knut Kujat081c8972010-02-03 16:04:40 +0000225
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500226 /* wait for all the APs core0 started by finalize_node_setup. */
227 /* FIXME: A bunch of cores are going to start output to serial at once.
228 * It would be nice to fixup prink spinlocks for ROM XIP mode.
229 * I think it could be done by putting the spinlock flag in the cache
230 * of the BSP located right after sysinfo.
231 */
Knut Kujat081c8972010-02-03 16:04:40 +0000232
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500233 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200234#if CONFIG_LOGICAL_CPUS
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500235 /* Core0 on each node is configured. Now setup any additional cores. */
236 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500237 start_other_cores(bsp_apicid);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500238 post_code(0x37);
239 wait_all_other_cores_started(bsp_apicid);
Knut Kujat081c8972010-02-03 16:04:40 +0000240#endif
241
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500242 post_code(0x38);
Knut Kujat081c8972010-02-03 16:04:40 +0000243
Patrick Georgi76e81522010-11-16 21:25:29 +0000244#if CONFIG_SET_FIDVID
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500245 msr = rdmsr(0xc0010071);
246 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000247
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500248 /* FIXME: The sb fid change may survive the warm reset and only
249 * need to be done once.*/
Knut Kujat081c8972010-02-03 16:04:40 +0000250
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500251 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
252 post_code(0x39);
Knut Kujat081c8972010-02-03 16:04:40 +0000253
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500254 if (!warm_reset_detect(0)) { // BSP is node 0
255 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
256 } else {
257 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
258 }
Knut Kujat081c8972010-02-03 16:04:40 +0000259
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500260 post_code(0x3A);
Knut Kujat081c8972010-02-03 16:04:40 +0000261
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500262 /* show final fid and vid */
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600263 msr = rdmsr(0xc0010071);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500264 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000265#endif
266
Paul Menzel4549e5a2014-02-02 22:05:48 +0100267 init_timer(); // Need to use TMICT to synchronize FID/VID
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000268
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500269 wants_reset = mcp55_early_setup_x();
Knut Kujat081c8972010-02-03 16:04:40 +0000270
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500271 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
272 if (!warm_reset_detect(0)) {
273 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
274 soft_reset();
275 die("After soft_reset_x - shouldn't see this message!!!\n");
276 }
Knut Kujat081c8972010-02-03 16:04:40 +0000277
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500278 if (wants_reset)
279 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000280
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500281 post_code(0x3B);
Knut Kujat081c8972010-02-03 16:04:40 +0000282
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500283 /* It's the time to set ctrl in sysinfo now; */
284 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
285 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Knut Kujat081c8972010-02-03 16:04:40 +0000286
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500287 post_code(0x3D);
Knut Kujat081c8972010-02-03 16:04:40 +0000288
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500289// printk(BIOS_DEBUG, "enable_smbus()\n");
290// enable_smbus(); /* enable in sio_setup */
Knut Kujat081c8972010-02-03 16:04:40 +0000291
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500292 post_code(0x40);
Knut Kujat081c8972010-02-03 16:04:40 +0000293
Timothy Pearson91e9f672015-03-19 16:44:46 -0500294 timestamp_add_now(TS_BEFORE_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500295 printk(BIOS_DEBUG, "raminit_amdmct()\n");
296 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500297 timestamp_add_now(TS_AFTER_INITRAM);
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500298 cbmem_initialize_empty();
299 post_code(0x41);
Knut Kujat081c8972010-02-03 16:04:40 +0000300
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500301 amdmct_cbmem_store_info(sysinfo);
Timothy Pearson22564082015-03-27 22:49:18 -0500302
Timothy Pearsona73dcbe2015-03-31 11:54:03 -0500303 post_cache_as_ram(); /* BSP switch stack to ram, copy then execute CB. */
304 post_code(0x42); /* Should never see this post code. */
Knut Kujat081c8972010-02-03 16:04:40 +0000305}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000306
307/**
308 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
309 * Description:
310 * This routine is called every time a non-coherent chain is processed.
311 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
312 * swap list. The first part of the list controls the BUID assignment and the
313 * second part of the list provides the device to device linking. Device orientation
314 * can be detected automatically, or explicitly. See documentation for more details.
315 *
316 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
317 * based on each device's unit count.
318 *
319 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700320 * @param[in] node = The node on which this chain is located
321 * @param[in] link = The link on the host for this chain
322 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000323 */
324BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
325{
326 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
327 /* If the BUID was adjusted in early_ht we need to do the manual override */
328 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
329 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
330 if ((node == 0) && (link == 0)) { /* BSP SB link */
331 *List = swaplist;
332 return 1;
333 }
334 }
335
336 return 0;
337}