blob: aa65a96540dcf29d4647dbb74910f8382d4d5e7c [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Knut Kujat081c8972010-02-03 16:04:40 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Knut Kujat081c8972010-02-03 16:04:40 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
31#include <arch/romcc_io.h>
32#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000033#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000034#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000035#include <spd.h>
Knut Kujat081c8972010-02-03 16:04:40 +000036#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000037#include "southbridge/nvidia/mcp55/early_smbus.c" // for enable the FAN
Knut Kujat081c8972010-02-03 16:04:40 +000038#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000040#include "lib/delay.c"
Knut Kujat081c8972010-02-03 16:04:40 +000041#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000043#include "superio/winbond/w83627hf/early_serial.c"
44#include "superio/winbond/w83627hf/early_init.c"
Knut Kujat081c8972010-02-03 16:04:40 +000045#include "cpu/x86/bist.h"
Knut Kujat081c8972010-02-03 16:04:40 +000046#include "northbridge/amd/amdfam10/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000047#include "cpu/x86/mtrr/earlymtrr.c"
Knut Kujat081c8972010-02-03 16:04:40 +000048#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000049#include "southbridge/nvidia/mcp55/early_ctrl.c"
Knut Kujat081c8972010-02-03 16:04:40 +000050
51#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Uwe Hermann9b9791c2010-12-06 18:17:01 +000052#define DUMMY_DEV PNP_DEV(0x2e, 0)
Knut Kujat081c8972010-02-03 16:04:40 +000053
Knut Kujat081c8972010-02-03 16:04:40 +000054static inline void activate_spd_rom(const struct mem_controller *ctrl)
55{
Knut Kujatf7f9e922010-03-13 12:54:58 +000056#define SMBUS_SWITCH1 0x70
57#define SMBUS_SWITCH2 0x72
58 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
59 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000060}
61
62static inline int spd_read_byte(unsigned device, unsigned address)
63{
64 return smbus_read_byte(device, address);
65}
66
67#include "northbridge/amd/amdfam10/amdfam10.h"
Knut Kujat081c8972010-02-03 16:04:40 +000068#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000069#include "northbridge/amd/amdfam10/pci.c"
Stefan Reinauer14e22772010-04-27 06:56:47 +000070#include "resourcemap.c"
Knut Kujat081c8972010-02-03 16:04:40 +000071#include "cpu/amd/quadcore/quadcore.c"
stepan836ae292010-12-08 05:42:47 +000072#include "southbridge/nvidia/mcp55/early_setup_ss.h"
73#include "southbridge/nvidia/mcp55/early_setup_car.c"
Knut Kujat081c8972010-02-03 16:04:40 +000074#include "cpu/amd/car/post_cache_as_ram.c"
Myles Watson075fbe82010-04-15 05:19:29 +000075#include "cpu/amd/microcode/microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000076
77#if CONFIG_UPDATE_CPU_MICROCODE
Myles Watson075fbe82010-04-15 05:19:29 +000078#include "cpu/amd/model_10xxx/update_microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000079#endif
80
Knut Kujat081c8972010-02-03 16:04:40 +000081#include "cpu/amd/model_10xxx/init_cpus.c"
Knut Kujat081c8972010-02-03 16:04:40 +000082#include "northbridge/amd/amdfam10/early_ht.c"
83
Knut Kujat081c8972010-02-03 16:04:40 +000084static void sio_setup(void)
85{
Knut Kujat081c8972010-02-03 16:04:40 +000086 uint32_t dword;
87 uint8_t byte;
88 enable_smbus();
89// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
90 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
91
92 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +000093 byte |= 0x20;
Knut Kujat081c8972010-02-03 16:04:40 +000094 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +000095
Knut Kujat081c8972010-02-03 16:04:40 +000096 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
97 dword |= (1<<0);
98 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +000099
Knut Kujat081c8972010-02-03 16:04:40 +0000100 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
101 dword |= (1<<16);
102 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Knut Kujat081c8972010-02-03 16:04:40 +0000103}
104
Uwe Hermann26535d62010-11-20 20:36:40 +0000105static const u8 spd_addr[] = {
106 //first node
107 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
108#if CONFIG_MAX_PHYSICAL_CPUS > 1
109 //second node
110 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
111#endif
112#if CONFIG_MAX_PHYSICAL_CPUS > 2
113 //third node
114 RC02, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
115 //forth node
116 RC03, DIMM4, DIMM6,0 , 0, DIMM5, DIMM7, 0, 0,
117#endif
118};
Knut Kujat081c8972010-02-03 16:04:40 +0000119
Knut Kujatf7f9e922010-03-13 12:54:58 +0000120#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
121#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
122#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Uwe Hermann7b997052010-11-21 22:47:22 +0000123
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000124static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000125{
126 pnp_enter_ext_func_mode(GPIO1_DEV);
127 pnp_set_logical_device(GPIO1_DEV);
128 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
129 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
130 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
131 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
132 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
133 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
134 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
135 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
136 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
137 pnp_exit_ext_func_mode(GPIO1_DEV);
138
139 pnp_enter_ext_func_mode(GPIO2_DEV);
140 pnp_set_logical_device(GPIO2_DEV);
141 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
142 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
143 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
144 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
145 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
146 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
147 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
148 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
149 pnp_exit_ext_func_mode(GPIO2_DEV);
150
151 pnp_enter_ext_func_mode(GPIO3_DEV);
152 pnp_set_logical_device(GPIO3_DEV);
153 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
154 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
155 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
156 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
157 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
158 pnp_exit_ext_func_mode(GPIO3_DEV);
159}
160
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000161void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000162{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100163 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000164 u32 bsp_apicid = 0, val, wants_reset;
Knut Kujat081c8972010-02-03 16:04:40 +0000165 msr_t msr;
166
Patrick Georgi2bd91002010-03-18 16:46:50 +0000167 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000168 /* Nothing special needs to be done to find bus 0 */
169 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000170 set_bsp_node_CHtExtNodeCfgEn();
171 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000172 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000173 }
174
Knut Kujat081c8972010-02-03 16:04:40 +0000175 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000176
Uwe Hermann7b997052010-11-21 22:47:22 +0000177 if (bist == 0)
Knut Kujat081c8972010-02-03 16:04:40 +0000178 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Knut Kujat081c8972010-02-03 16:04:40 +0000179
180 post_code(0x32);
181
Uwe Hermann9b9791c2010-12-06 18:17:01 +0000182 w83627hf_set_clksel_48(DUMMY_DEV);
183 w83627hf_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Knut Kujat081c8972010-02-03 16:04:40 +0000184
Knut Kujatf7f9e922010-03-13 12:54:58 +0000185 console_init();
186 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000187 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000188
189 /* Halt if there was a built in self test failure */
190 report_bist_failure(bist);
191
192 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000193 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000194 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000195 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000196 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000197
198 /* Setup sysinfo defaults */
199 set_sysinfo_in_ram(0);
200
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000201#if CONFIG_UPDATE_CPU_MICROCODE
Knut Kujat081c8972010-02-03 16:04:40 +0000202 update_microcode(val);
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000203#endif
Knut Kujat081c8972010-02-03 16:04:40 +0000204 post_code(0x33);
205
206 cpuSetAMDMSR();
207 post_code(0x34);
208
209 amd_ht_init(sysinfo);
210 post_code(0x35);
211
212 /* Setup nodes PCI space and start core 0 AP init. */
213 finalize_node_setup(sysinfo);
214
215 /* Setup any mainboard PCI settings etc. */
216 setup_mb_resource_map();
217 post_code(0x36);
218
219 /* wait for all the APs core0 started by finalize_node_setup. */
220 /* FIXME: A bunch of cores are going to start output to serial at once.
221 * It would be nice to fixup prink spinlocks for ROM XIP mode.
222 * I think it could be done by putting the spinlock flag in the cache
223 * of the BSP located right after sysinfo.
224 */
225
226 wait_all_core0_started();
Patrick Georgie1667822012-05-05 15:29:32 +0200227#if CONFIG_LOGICAL_CPUS
Knut Kujat081c8972010-02-03 16:04:40 +0000228 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000229 printk(BIOS_DEBUG, "start_other_cores()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000230 start_other_cores();
231 post_code(0x37);
232 wait_all_other_cores_started(bsp_apicid);
233#endif
234
235 post_code(0x38);
236
Patrick Georgi76e81522010-11-16 21:25:29 +0000237#if CONFIG_SET_FIDVID
Knut Kujat081c8972010-02-03 16:04:40 +0000238 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000239 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000240
241 /* FIXME: The sb fid change may survive the warm reset and only
242 * need to be done once.*/
243
244 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
245 post_code(0x39);
246
247 if (!warm_reset_detect(0)) { // BSP is node 0
248 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
249 } else {
250 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
251 }
252
253 post_code(0x3A);
254
255 /* show final fid and vid */
256 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000257 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000258#endif
259
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000260 init_timer(); // Need to use TMICT to synconize FID/VID
261
Knut Kujat081c8972010-02-03 16:04:40 +0000262 wants_reset = mcp55_early_setup_x();
263
264 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
265 if (!warm_reset_detect(0)) {
266 print_info("...WARM RESET...\n\n\n");
267 soft_reset();
268 die("After soft_reset_x - shouldn't see this message!!!\n");
269 }
270
271 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000272 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000273
274 post_code(0x3B);
275
276/* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000277printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000278fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
279
280post_code(0x3D);
281
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000282//printk(BIOS_DEBUG, "enable_smbus()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000283// enable_smbus(); /* enable in sio_setup */
284
Knut Kujat081c8972010-02-03 16:04:40 +0000285post_code(0x40);
286
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000287 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000288 raminit_amdmct(sysinfo);
289 post_code(0x41);
290
Knut Kujat081c8972010-02-03 16:04:40 +0000291 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
292 post_code(0x42); // Should never see this post code.
Knut Kujat081c8972010-02-03 16:04:40 +0000293}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000294
295/**
296 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
297 * Description:
298 * This routine is called every time a non-coherent chain is processed.
299 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
300 * swap list. The first part of the list controls the BUID assignment and the
301 * second part of the list provides the device to device linking. Device orientation
302 * can be detected automatically, or explicitly. See documentation for more details.
303 *
304 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
305 * based on each device's unit count.
306 *
307 * Parameters:
308 * @param[in] u8 node = The node on which this chain is located
309 * @param[in] u8 link = The link on the host for this chain
310 * @param[out] u8** list = supply a pointer to a list
311 * @param[out] BOOL result = true to use a manual list
312 * false to initialize the link automatically
313 */
314BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
315{
316 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
317 /* If the BUID was adjusted in early_ht we need to do the manual override */
318 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
319 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
320 if ((node == 0) && (link == 0)) { /* BSP SB link */
321 *List = swaplist;
322 return 1;
323 }
324 }
325
326 return 0;
327}