blob: 4ebc47f6a03003a0ed46946ee38bb3e65058fc15 [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#define ASSEMBLY 1
23#define __PRE_RAM__
24
25#define RAMINIT_SYSINFO 1
26
27#define FAM10_SCAN_PCI_BUS 0
28#define FAM10_ALLOCATE_IO_RANGE 1
29
30#define QRANK_DIMM_SUPPORT 1
31
32#if CONFIG_LOGICAL_CPUS==1
33#define SET_NB_CFG_54 1
34#endif
35
36#define FAM10_SET_FIDVID 1
37#define FAM10_SET_FIDVID_CORE_RANGE 0
38
39#include <stdint.h>
40#include <string.h>
41#include <device/pci_def.h>
42#include <device/pci_ids.h>
43#include <arch/io.h>
44#include <device/pnp_def.h>
45#include <arch/romcc_io.h>
46#include <cpu/x86/lapic.h>
47#include "option_table.h"
48#include "pc80/mc146818rtc_early.c"
49
50// for enable the FAN
51#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
52
53static void post_code(u8 value) {
54 outb(value, 0x80);
55}
56
57#if CONFIG_USE_FAILOVER_IMAGE==0
58#include "pc80/serial.c"
59#include "arch/i386/lib/console.c"
60#include "lib/ramtest.c"
61
62#include <cpu/amd/model_10xxx_rev.h>
63
64//#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
65#include "northbridge/amd/amdfam10/raminit.h"
66#include "northbridge/amd/amdfam10/amdfam10.h"
67
68#endif
69
70#include "cpu/x86/lapic/boot_cpu.c"
71#include "northbridge/amd/amdfam10/reset_test.c"
72#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
73#include "superio/winbond/w83627hf/w83627hf_early_init.c"
74
75#if CONFIG_USE_FAILOVER_IMAGE==0
76
77#include "cpu/x86/bist.h"
78
79#include "northbridge/amd/amdfam10/debug.c"
80
81#include "cpu/amd/mtrr/amd_earlymtrr.c"
82
83
84#include "northbridge/amd/amdfam10/setup_resource_map.c"
85
86#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
87
88#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
89
90static void memreset_setup(void)
91{
92}
93
94static void memreset(int controllers, const struct mem_controller *ctrl)
95{
96}
97
98static inline void activate_spd_rom(const struct mem_controller *ctrl)
99{
100 /* nothing to do */
101}
102
103static inline int spd_read_byte(unsigned device, unsigned address)
104{
105 return smbus_read_byte(device, address);
106}
107
108#include "northbridge/amd/amdfam10/amdfam10.h"
109#include "northbridge/amd/amdht/ht_wrapper.c"
110
111#include "include/cpu/x86/mem.h"
112#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
113#include "northbridge/amd/amdfam10/raminit_amdmct.c"
114#include "northbridge/amd/amdfam10/amdfam10_pci.c"
115
116#include "resourcemap.c"
117
118#include "cpu/amd/quadcore/quadcore.c"
119
120#define MCP55_NUM 1
121#define MCP55_USE_NIC 1
122#define MCP55_USE_AZA 1
123
124#define MCP55_PCI_E_X_0 4
125
126#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
127#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
128
129#include "cpu/amd/car/copy_and_run.c"
130
131#include "cpu/amd/car/post_cache_as_ram.c"
132
133#include "cpu/amd/model_10xxx/init_cpus.c"
134
135#include "cpu/amd/model_10xxx/fidvid.c"
136
137#endif
138
139#if ((CONFIG_HAVE_FAILOVER_BOOT==1) && (CONFIG_USE_FAILOVER_IMAGE == 1)) || ((CONFIG_HAVE_FAILOVER_BOOT==0) && (CONFIG_USE_FALLBACK_IMAGE == 1))
140
141#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
142#include "northbridge/amd/amdfam10/early_ht.c"
143
144
145static void sio_setup(void)
146{
147
148 unsigned value;
149 uint32_t dword;
150 uint8_t byte;
151 enable_smbus();
152// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
153 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
154
155 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
156 byte |= 0x20;
157 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
158
159 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
160 dword |= (1<<0);
161 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
162
163 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
164 dword |= (1<<16);
165 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
166
167}
168
169void failover_process(unsigned long bist, unsigned long cpu_init_detectedx)
170{
171 unsigned last_boot_normal_x = last_boot_normal();
172
173 /* Is this a cpu only reset? or Is this a secondary cpu? */
174 if ((cpu_init_detectedx) || (!boot_cpu())) {
175 if (last_boot_normal_x) {
176 goto normal_image;
177 } else {
178 goto fallback_image;
179 }
180 }
181
182 /* Nothing special needs to be done to find bus 0 */
183 /* Allow the HT devices to be found */
184
185 set_bsp_node_CHtExtNodeCfgEn();
186 enumerate_ht_chain();
187
188 sio_setup();
189
190 /* Setup the mcp55 */
191 mcp55_enable_rom();
192
193 /* Is this a deliberate reset by the bios */
194 if (bios_reset_detected() && last_boot_normal_x) {
195 goto normal_image;
196 }
197 /* This is the primary cpu how should I boot? */
198 else if (do_normal_boot()) {
199 goto normal_image;
200 }
201 else {
202 goto fallback_image;
203 }
204 normal_image:
205 __asm__ volatile ("jmp __normal_image"
206 : /* outputs */
207 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
208 );
209
210 fallback_image:
211#if CONFIG_HAVE_FAILOVER_BOOT==1
212 __asm__ volatile ("jmp __fallback_image"
213 : /* outputs */
214 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
215 )
216#endif
217 ;
218}
219#endif
220void real_main(unsigned long bist, unsigned long cpu_init_detectedx);
221
222void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
223{
224#if CONFIG_HAVE_FAILOVER_BOOT==1
225 #if CONFIG_USE_FAILOVER_IMAGE==1
226 failover_process(bist, cpu_init_detectedx);
227 #else
228 real_main(bist, cpu_init_detectedx);
229 #endif
230#else
231 #if CONFIG_USE_FALLBACK_IMAGE == 1
232 failover_process(bist, cpu_init_detectedx);
233 #endif
234 real_main(bist, cpu_init_detectedx);
235#endif
236}
237
238#if CONFIG_USE_FAILOVER_IMAGE==0
239#include "spd_addr.h"
240#include "cpu/amd/microcode/microcode.c"
241#include "cpu/amd/model_10xxx/update_microcode.c"
242
243void real_main(unsigned long bist, unsigned long cpu_init_detectedx)
244{
245 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
246
247 u32 bsp_apicid = 0;
248 u32 val;
249 u32 wants_reset;
250 msr_t msr;
251
252 post_code(0x30);
253
254 if (bist == 0) {
255 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
256 }
257
258 post_code(0x32);
259
260 pnp_enter_ext_func_mode(SERIAL_DEV);
261 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
262 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
263 pnp_exit_ext_func_mode(SERIAL_DEV);
264
265 uart_init();
266 console_init();
267 printk_debug("\n");
268
269
270 /* Halt if there was a built in self test failure */
271 report_bist_failure(bist);
272
273 val = cpuid_eax(1);
274 printk_debug("BSP Family_Model: %08x \n", val);
275 printk_debug("*sysinfo range: ["); print_debug_hex32((u32)sysinfo); print_debug(","); print_debug_hex32((u32)sysinfo+sizeof(struct sys_info)); print_debug("]\n");
276 printk_debug("bsp_apicid = %02x \n", bsp_apicid);
277 printk_debug("cpu_init_detectedx = %08x \n", cpu_init_detectedx);
278
279 /* Setup sysinfo defaults */
280 set_sysinfo_in_ram(0);
281
282 update_microcode(val);
283 post_code(0x33);
284
285 cpuSetAMDMSR();
286 post_code(0x34);
287
288 amd_ht_init(sysinfo);
289 post_code(0x35);
290
291 /* Setup nodes PCI space and start core 0 AP init. */
292 finalize_node_setup(sysinfo);
293
294 /* Setup any mainboard PCI settings etc. */
295 setup_mb_resource_map();
296 post_code(0x36);
297
298 /* wait for all the APs core0 started by finalize_node_setup. */
299 /* FIXME: A bunch of cores are going to start output to serial at once.
300 * It would be nice to fixup prink spinlocks for ROM XIP mode.
301 * I think it could be done by putting the spinlock flag in the cache
302 * of the BSP located right after sysinfo.
303 */
304
305 wait_all_core0_started();
306#if CONFIG_LOGICAL_CPUS==1
307 /* Core0 on each node is configured. Now setup any additional cores. */
308 printk_debug("start_other_cores()\n");
309 start_other_cores();
310 post_code(0x37);
311 wait_all_other_cores_started(bsp_apicid);
312#endif
313
314 post_code(0x38);
315
316#if FAM10_SET_FIDVID == 1
317 msr = rdmsr(0xc0010071);
318 printk_debug("\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
319
320 /* FIXME: The sb fid change may survive the warm reset and only
321 * need to be done once.*/
322
323 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
324 post_code(0x39);
325
326 if (!warm_reset_detect(0)) { // BSP is node 0
327 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
328 } else {
329 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
330 }
331
332 post_code(0x3A);
333
334 /* show final fid and vid */
335 msr=rdmsr(0xc0010071);
336 printk_debug("End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
337#endif
338
339 wants_reset = mcp55_early_setup_x();
340
341 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
342 if (!warm_reset_detect(0)) {
343 print_info("...WARM RESET...\n\n\n");
344 soft_reset();
345 die("After soft_reset_x - shouldn't see this message!!!\n");
346 }
347
348 if (wants_reset)
349 printk_debug("mcp55_early_setup_x wanted additional reset!\n");
350
351 post_code(0x3B);
352
353/* It's the time to set ctrl in sysinfo now; */
354printk_debug("fill_mem_ctrl()\n");
355fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
356
357post_code(0x3D);
358
359//printk_debug("enable_smbus()\n");
360// enable_smbus(); /* enable in sio_setup */
361
362post_code(0x3E);
363
364 memreset_setup();
365
366post_code(0x40);
367
368
369 printk_debug("raminit_amdmct()\n");
370 raminit_amdmct(sysinfo);
371 post_code(0x41);
372
373// printk_debug("\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
374 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
375 post_code(0x42); // Should never see this post code.
376
377}
378
379
380#endif