blob: 5e7b32b4d9162ecd09239ef5e9c00905df11eb44 [file] [log] [blame]
Knut Kujat081c8972010-02-03 16:04:40 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Knut Kujat081c8972010-02-03 16:04:40 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Knut Kujat081c8972010-02-03 16:04:40 +000025
26#if CONFIG_LOGICAL_CPUS==1
27#define SET_NB_CFG_54 1
28#endif
29
Knut Kujat081c8972010-02-03 16:04:40 +000030#include <stdint.h>
31#include <string.h>
32#include <device/pci_def.h>
33#include <device/pci_ids.h>
34#include <arch/io.h>
35#include <device/pnp_def.h>
36#include <arch/romcc_io.h>
37#include <cpu/x86/lapic.h>
Knut Kujat081c8972010-02-03 16:04:40 +000038
Patrick Georgi12584e22010-05-08 09:14:51 +000039#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Knut Kujat081c8972010-02-03 16:04:40 +000041
42#include <cpu/amd/model_10xxx_rev.h>
43
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000044// for enable the FAN
45#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
Knut Kujat081c8972010-02-03 16:04:40 +000046#include "northbridge/amd/amdfam10/raminit.h"
47#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000048#include "cpu/amd/model_10xxx/apic_timer.c"
49#include "lib/delay.c"
Knut Kujat081c8972010-02-03 16:04:40 +000050#include "cpu/x86/lapic/boot_cpu.c"
51#include "northbridge/amd/amdfam10/reset_test.c"
52#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
53#include "superio/winbond/w83627hf/w83627hf_early_init.c"
54
Knut Kujat081c8972010-02-03 16:04:40 +000055#include "cpu/x86/bist.h"
56
57#include "northbridge/amd/amdfam10/debug.c"
58
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000059#include "cpu/x86/mtrr/earlymtrr.c"
Knut Kujat081c8972010-02-03 16:04:40 +000060
Knut Kujat081c8972010-02-03 16:04:40 +000061#include "northbridge/amd/amdfam10/setup_resource_map.c"
62
63#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
64
65#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
66
Knut Kujat081c8972010-02-03 16:04:40 +000067static inline void activate_spd_rom(const struct mem_controller *ctrl)
68{
Knut Kujatf7f9e922010-03-13 12:54:58 +000069#define SMBUS_SWITCH1 0x70
70#define SMBUS_SWITCH2 0x72
71 smbus_send_byte(SMBUS_SWITCH1, 5 & 0x0f);
72 smbus_send_byte(SMBUS_SWITCH2, (5 >> 4) & 0x0f);
Knut Kujat081c8972010-02-03 16:04:40 +000073}
74
75static inline int spd_read_byte(unsigned device, unsigned address)
76{
77 return smbus_read_byte(device, address);
78}
79
80#include "northbridge/amd/amdfam10/amdfam10.h"
Knut Kujat081c8972010-02-03 16:04:40 +000081
Knut Kujat081c8972010-02-03 16:04:40 +000082#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
Knut Kujat081c8972010-02-03 16:04:40 +000083#include "northbridge/amd/amdfam10/amdfam10_pci.c"
84
Stefan Reinauer14e22772010-04-27 06:56:47 +000085#include "resourcemap.c"
Knut Kujat081c8972010-02-03 16:04:40 +000086
87#include "cpu/amd/quadcore/quadcore.c"
88
Knut Kujat081c8972010-02-03 16:04:40 +000089#define MCP55_PCI_E_X_0 4
90
91#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
92#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
93
Stefan Reinauer853263b2010-04-09 10:43:49 +000094
Knut Kujat081c8972010-02-03 16:04:40 +000095
96#include "cpu/amd/car/post_cache_as_ram.c"
97
Myles Watson075fbe82010-04-15 05:19:29 +000098#include "cpu/amd/microcode/microcode.c"
99#include "cpu/amd/model_10xxx/update_microcode.c"
Knut Kujat081c8972010-02-03 16:04:40 +0000100#include "cpu/amd/model_10xxx/init_cpus.c"
101
Knut Kujat081c8972010-02-03 16:04:40 +0000102
Knut Kujat081c8972010-02-03 16:04:40 +0000103#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
104#include "northbridge/amd/amdfam10/early_ht.c"
105
Knut Kujat081c8972010-02-03 16:04:40 +0000106static void sio_setup(void)
107{
Knut Kujat081c8972010-02-03 16:04:40 +0000108 uint32_t dword;
109 uint8_t byte;
110 enable_smbus();
111// smbusx_write_byte(1, (0x58>>1), 0, 0x80); /* select bank0 */
112 smbusx_write_byte(1, (0x58>>1), 0xb1, 0xff); /* set FAN ctrl to DC mode */
113
114 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000115 byte |= 0x20;
Knut Kujat081c8972010-02-03 16:04:40 +0000116 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000117
Knut Kujat081c8972010-02-03 16:04:40 +0000118 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
119 dword |= (1<<0);
120 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000121
Knut Kujat081c8972010-02-03 16:04:40 +0000122 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
123 dword |= (1<<16);
124 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
125
126}
127
Knut Kujat081c8972010-02-03 16:04:40 +0000128#include "spd_addr.h"
Knut Kujat081c8972010-02-03 16:04:40 +0000129
Knut Kujatf7f9e922010-03-13 12:54:58 +0000130#define GPIO1_DEV PNP_DEV(0x2e, W83627HF_GAME_MIDI_GPIO1)
131#define GPIO2_DEV PNP_DEV(0x2e, W83627HF_GPIO2)
132#define GPIO3_DEV PNP_DEV(0x2e, W83627HF_GPIO3)
Stefan Reinauer523ebd92010-04-14 18:59:42 +0000133static void write_GPIO(void)
Knut Kujatf7f9e922010-03-13 12:54:58 +0000134{
135 pnp_enter_ext_func_mode(GPIO1_DEV);
136 pnp_set_logical_device(GPIO1_DEV);
137 pnp_write_config(GPIO1_DEV, 0x30, 0x01);
138 pnp_write_config(GPIO1_DEV, 0x60, 0x00);
139 pnp_write_config(GPIO1_DEV, 0x61, 0x00);
140 pnp_write_config(GPIO1_DEV, 0x62, 0x00);
141 pnp_write_config(GPIO1_DEV, 0x63, 0x00);
142 pnp_write_config(GPIO1_DEV, 0x70, 0x00);
143 pnp_write_config(GPIO1_DEV, 0xf0, 0xff);
144 pnp_write_config(GPIO1_DEV, 0xf1, 0xff);
145 pnp_write_config(GPIO1_DEV, 0xf2, 0x00);
146 pnp_exit_ext_func_mode(GPIO1_DEV);
147
148 pnp_enter_ext_func_mode(GPIO2_DEV);
149 pnp_set_logical_device(GPIO2_DEV);
150 pnp_write_config(GPIO2_DEV, 0x30, 0x01);
151 pnp_write_config(GPIO2_DEV, 0xf0, 0xef);
152 pnp_write_config(GPIO2_DEV, 0xf1, 0xff);
153 pnp_write_config(GPIO2_DEV, 0xf2, 0x00);
154 pnp_write_config(GPIO2_DEV, 0xf3, 0x00);
155 pnp_write_config(GPIO2_DEV, 0xf5, 0x48);
156 pnp_write_config(GPIO2_DEV, 0xf6, 0x00);
157 pnp_write_config(GPIO2_DEV, 0xf7, 0xc0);
158 pnp_exit_ext_func_mode(GPIO2_DEV);
159
160 pnp_enter_ext_func_mode(GPIO3_DEV);
161 pnp_set_logical_device(GPIO3_DEV);
162 pnp_write_config(GPIO3_DEV, 0x30, 0x00);
163 pnp_write_config(GPIO3_DEV, 0xf0, 0xff);
164 pnp_write_config(GPIO3_DEV, 0xf1, 0xff);
165 pnp_write_config(GPIO3_DEV, 0xf2, 0xff);
166 pnp_write_config(GPIO3_DEV, 0xf3, 0x40);
167 pnp_exit_ext_func_mode(GPIO3_DEV);
168}
169
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000170void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Knut Kujat081c8972010-02-03 16:04:40 +0000171{
172 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
173
174 u32 bsp_apicid = 0;
175 u32 val;
176 u32 wants_reset;
177 msr_t msr;
178
Patrick Georgi2bd91002010-03-18 16:46:50 +0000179 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000180 /* Nothing special needs to be done to find bus 0 */
181 /* Allow the HT devices to be found */
182
183 set_bsp_node_CHtExtNodeCfgEn();
184 enumerate_ht_chain();
185
186 sio_setup();
187
188 /* Setup the mcp55 */
189 mcp55_enable_rom();
190 }
191
Knut Kujat081c8972010-02-03 16:04:40 +0000192 post_code(0x30);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000193
Knut Kujat081c8972010-02-03 16:04:40 +0000194 if (bist == 0) {
195 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
196 }
197
198 post_code(0x32);
199
200 pnp_enter_ext_func_mode(SERIAL_DEV);
201 pnp_write_config(SERIAL_DEV, 0x24, 0x84 | (1 << 6));
202 w83627hf_enable_dev(SERIAL_DEV, CONFIG_TTYS0_BASE);
203 pnp_exit_ext_func_mode(SERIAL_DEV);
204
Knut Kujatf7f9e922010-03-13 12:54:58 +0000205 uart_init();
206 console_init();
207 write_GPIO();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000208 printk(BIOS_DEBUG, "\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000209
210 /* Halt if there was a built in self test failure */
211 report_bist_failure(bist);
212
213 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000214 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000215 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000216 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000217 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
Knut Kujat081c8972010-02-03 16:04:40 +0000218
219 /* Setup sysinfo defaults */
220 set_sysinfo_in_ram(0);
221
222 update_microcode(val);
223 post_code(0x33);
224
225 cpuSetAMDMSR();
226 post_code(0x34);
227
228 amd_ht_init(sysinfo);
229 post_code(0x35);
230
231 /* Setup nodes PCI space and start core 0 AP init. */
232 finalize_node_setup(sysinfo);
233
234 /* Setup any mainboard PCI settings etc. */
235 setup_mb_resource_map();
236 post_code(0x36);
237
238 /* wait for all the APs core0 started by finalize_node_setup. */
239 /* FIXME: A bunch of cores are going to start output to serial at once.
240 * It would be nice to fixup prink spinlocks for ROM XIP mode.
241 * I think it could be done by putting the spinlock flag in the cache
242 * of the BSP located right after sysinfo.
243 */
244
245 wait_all_core0_started();
246#if CONFIG_LOGICAL_CPUS==1
247 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000248 printk(BIOS_DEBUG, "start_other_cores()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000249 start_other_cores();
250 post_code(0x37);
251 wait_all_other_cores_started(bsp_apicid);
252#endif
253
254 post_code(0x38);
255
Patrick Georgi76e81522010-11-16 21:25:29 +0000256#if CONFIG_SET_FIDVID
Knut Kujat081c8972010-02-03 16:04:40 +0000257 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000258 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000259
260 /* FIXME: The sb fid change may survive the warm reset and only
261 * need to be done once.*/
262
263 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
264 post_code(0x39);
265
266 if (!warm_reset_detect(0)) { // BSP is node 0
267 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
268 } else {
269 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
270 }
271
272 post_code(0x3A);
273
274 /* show final fid and vid */
275 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000276 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Knut Kujat081c8972010-02-03 16:04:40 +0000277#endif
278
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000279 init_timer(); // Need to use TMICT to synconize FID/VID
280
Knut Kujat081c8972010-02-03 16:04:40 +0000281 wants_reset = mcp55_early_setup_x();
282
283 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
284 if (!warm_reset_detect(0)) {
285 print_info("...WARM RESET...\n\n\n");
286 soft_reset();
287 die("After soft_reset_x - shouldn't see this message!!!\n");
288 }
289
290 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000291 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000292
293 post_code(0x3B);
294
295/* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000296printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000297fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
298
299post_code(0x3D);
300
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000301//printk(BIOS_DEBUG, "enable_smbus()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000302// enable_smbus(); /* enable in sio_setup */
303
Knut Kujat081c8972010-02-03 16:04:40 +0000304post_code(0x40);
305
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000306 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000307 raminit_amdmct(sysinfo);
308 post_code(0x41);
309
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000310// printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
Knut Kujat081c8972010-02-03 16:04:40 +0000311 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
312 post_code(0x42); // Should never see this post code.
313
314}
315