blob: df8f5a2760e85a06221548e6e2ad1a2985ff3804 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
Subrata Banik91e89c52019-11-01 18:30:01 +05303 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +02004 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +05305 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +05306 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -07007 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +05308 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +02009 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020010 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060011 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Frans Hendriksa4d3dbc2022-08-11 15:09:38 +020012 select DISPLAY_FSP_VERSION_INFO if !FSP_TYPE_IOT
Duncan Laurie2e9315c2020-10-27 10:29:16 -070013 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010014 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080015 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060016 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053017 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053018 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053019 select GENERIC_GPIO_LIB
20 select HAVE_FSP_GOP
Felix Singerb9652482021-12-31 00:21:08 +010021 select HAVE_HYPERTHREADING
Felix Singer3e3c4562020-12-17 18:34:45 +000022 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053023 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080027 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080028 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053029 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_GMA_ACPI
31 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053032 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053033 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053034 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053035 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
37 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010041 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060044 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
45 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053046 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053047 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070048 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053049 select SOC_INTEL_COMMON_BLOCK_CPU
50 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010051 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060052 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080053 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080054 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053055 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
56 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053057 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070058 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotf9919572023-02-20 13:25:20 +000059 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_15
Furquan Shaikhf06d0462020-12-31 21:15:34 -080060 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000061 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070062 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053063 select SOC_INTEL_COMMON_BLOCK_SA
64 select SOC_INTEL_COMMON_BLOCK_SMM
65 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080066 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000067 select SOC_INTEL_COMMON_BLOCK_USB4
68 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070069 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070070 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053071 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020072 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +053073 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053074 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikbed82b02022-11-24 21:02:00 +053075 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060076 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053077 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053078 select SSE2
79 select SUPPORT_CPU_UCODE_IN_CBFS
80 select TSC_MONOTONIC_TIMER
81 select UDELAY_TSC
82 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053083 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
84 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
85 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lean Sheng Tandc085482023-03-15 17:18:18 +010086 select SOC_INTEL_COMMON_BASECODE
87 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070088 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Lean Sheng Tan742b65b2023-03-13 14:59:36 +010089 select X86_CLFLUSH_CAR
Elyes Haouasa56a5c22023-07-21 07:43:41 +020090 help
91 Intel Tigerlake support
92
93config SOC_INTEL_TIGERLAKE_PCH_H
94 bool
95
96if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053097
Andy Pontd2f52ff2021-06-08 10:30:35 +010098config MAX_CPUS
99 int
Tim Crawfordf4962862021-08-30 13:08:36 -0600100 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +0100101 default 8
102
Michael Niewöhnerd3b85222022-03-13 20:08:55 +0100103config DIMM_SPD_SIZE
104 default 512
105
Subrata Banik91e89c52019-11-01 18:30:01 +0530106config DCACHE_RAM_BASE
107 default 0xfef00000
108
109config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530110 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530111 help
112 The size of the cache-as-ram region required during bootblock
113 and/or romstage.
114
115config DCACHE_BSP_STACK_SIZE
116 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530117 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530118 help
119 The amount of anticipated stack usage in CAR by bootblock and
120 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530121 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
122 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530123
124config FSP_TEMP_RAM_SIZE
125 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530126 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530127 help
128 The amount of anticipated heap usage in CAR by FSP.
129 Refer to Platform FSP integration guide document to know
130 the exact FSP requirement for Heap setup.
131
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700132config CHIPSET_DEVICETREE
133 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600134 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700135 default "soc/intel/tigerlake/chipset.cb"
136
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800137config EXT_BIOS_WIN_BASE
138 default 0xf8000000
139
140config EXT_BIOS_WIN_SIZE
141 default 0x2000000
142
Subrata Banik91e89c52019-11-01 18:30:01 +0530143config IFD_CHIPSET
144 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530145 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530146
147config IED_REGION_SIZE
148 hex
149 default 0x400000
150
Angel Pons086a91c2022-08-15 18:32:00 +0200151config INTEL_TME
152 default n
153
Subrata Banik91e89c52019-11-01 18:30:01 +0530154config HEAP_SIZE
155 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700156 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530157
158config MAX_ROOT_PORTS
159 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600160 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530161 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530162
Rizwan Qureshia9794602021-04-08 20:31:47 +0530163config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800164 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600165 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530166 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800167
Subrata Banik91e89c52019-11-01 18:30:01 +0530168config SMM_TSEG_SIZE
169 hex
170 default 0x800000
171
172config SMM_RESERVED_SIZE
173 hex
174 default 0x200000
175
176config PCR_BASE_ADDRESS
177 hex
178 default 0xfd000000
179 help
180 This option allows you to select MMIO Base Address of sideband bus.
181
Shelley Chen4e9bb332021-10-20 15:43:45 -0700182config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530183 default 0xc0000000
184
185config CPU_BCLK_MHZ
186 int
187 default 100
188
189config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
190 int
191 default 120
192
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200193config CPU_XTAL_HZ
194 default 38400000
195
Subrata Banik91e89c52019-11-01 18:30:01 +0530196config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
197 int
198 default 133
199
200config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
201 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530202 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530203
204config SOC_INTEL_I2C_DEV_MAX
205 int
206 default 6
207
208config SOC_INTEL_UART_DEV_MAX
209 int
210 default 3
211
212config CONSOLE_UART_BASE_ADDRESS
213 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800214 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530215 depends on INTEL_LPSS_UART_FOR_CONSOLE
216
217# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200218# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700219# TGL UART source clock: 100MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530220config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
221 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530222 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530223
224config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
225 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530226 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530227
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800228config VBT_DATA_SIZE_KB
229 int
230 default 9
231
Subrata Banik91e89c52019-11-01 18:30:01 +0530232config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530233 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530234 select VBOOT_STARTS_IN_BOOTBLOCK
235 select VBOOT_VBNV_CMOS
236 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
237
Subrata Banik91e89c52019-11-01 18:30:01 +0530238config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530239 default 0x200000
240
Felix Singer3e3c4562020-12-17 18:34:45 +0000241config FSP_TYPE_IOT
242 bool
243 default n
244 help
245 This option allows to select FSP IOT type from 3rdparty/fsp repo
246
247config FSP_TYPE_CLIENT
248 bool
249 default !FSP_TYPE_IOT
250 help
251 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
252
Subrata Banik91e89c52019-11-01 18:30:01 +0530253config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000254 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
255 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530256
257config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000258 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
259 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530260
Subrata Banik56626cf2020-02-27 19:39:22 +0530261config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
262 int "Debug Consent for TGL"
263 # USB DBC is more common for developers so make this default to 3 if
264 # SOC_INTEL_DEBUG_CONSENT=y
265 default 3 if SOC_INTEL_DEBUG_CONSENT
266 default 0
267 help
268 This is to control debug interface on SOC.
269 Setting non-zero value will allow to use DBC or DCI to debug SOC.
270 PlatformDebugConsent in FspmUpd.h has the details.
271
272 Desired platform debug type are
273 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
274 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
275 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530276
277config PRERAM_CBMEM_CONSOLE_SIZE
278 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700279 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800280
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800281config DATA_BUS_WIDTH
282 int
283 default 128
284
285config DIMMS_PER_CHANNEL
286 int
287 default 2
288
289config MRC_CHANNEL_WIDTH
290 int
291 default 16
292
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700293# Intel recommends reserving the following resources per USB4 root port,
294# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
295# - 42 buses
296# - 194 MiB Non-prefetchable memory
297# - 448 MiB Prefetchable memory
298if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
299
300config PCIEXP_HOTPLUG_BUSES
301 default 42
302
303config PCIEXP_HOTPLUG_MEM
304 default 0xc200000 # 194 MiB
305
306config PCIEXP_HOTPLUG_PREFETCH_MEM
307 default 0x1c000000 # 448 MiB
308
309endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
310
Tim Crawford1724b572021-09-21 21:50:49 -0600311config INTEL_GMA_BCLV_OFFSET
312 default 0xc8258
313
314config INTEL_GMA_BCLV_WIDTH
315 default 32
316
317config INTEL_GMA_BCLM_OFFSET
318 default 0xc8254
319
320config INTEL_GMA_BCLM_WIDTH
321 default 32
322
Subrata Banik91e89c52019-11-01 18:30:01 +0530323endif