blob: 058222ce39f6101c752c41039f0140288e431874 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08004#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -07005#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08006#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -08007#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +05308#include <cpu/x86/msr.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080010#include <device/device.h>
11#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020013#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030014#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053015#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053016#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053017#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070018#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080019#include <fsp/api.h>
20#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053021#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070022#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070023#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080024#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080025#include <soc/cpu.h>
26#include <soc/heci.h>
27#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070028#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070029#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070030#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080031#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070032#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053033#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080034#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070035#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020036#include <soc/ramstage.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080037
38#include "chip.h"
39
John Zhao7dff7262018-07-30 13:54:25 -070040#define DUAL_ROLE_CFG0 0x80d8
41#define SW_VBUS_VALID_MASK (1 << 24)
42#define SW_IDPIN_EN_MASK (1 << 21)
43#define SW_IDPIN_MASK (1 << 20)
44#define SW_IDPIN_HOST (0 << 20)
45#define DUAL_ROLE_CFG1 0x80dc
46#define DRD_MODE_MASK (1 << 29)
47#define DRD_MODE_HOST (1 << 29)
48
John Zhao57aa8b62019-01-14 09:15:50 -080049#define CFG_XHCLKGTEN 0x8650
50/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
51#define NUEFBCGPS (1 << 28)
52/* SRAM Power Gate Enable */
53#define SRAMPGTEN (1 << 27)
54/* SS Link PLL Shutdown Enable */
55#define SSLSE (1 << 26)
56/* USB2 PLL Shutdown Enable */
57#define USB2PLLSE (1 << 25)
58/* IOSF Sideband Trunk Clock Gating Enable */
59#define IOSFSTCGE (1 << 24)
60/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
61#define HSTCGE (1 << 23 | 1 << 22)
62/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
63#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
64/* XHC Ignore_EU3S */
65#define XHCIGEU3S (1 << 15)
66/* XHC Frame Timer Clock Shutdown Enable */
67#define XHCFTCLKSE (1 << 14)
68/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
69#define XHCBBTCGIPISO (1 << 13)
70/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
71#define XHCHSTCGU2NRWE (1 << 12)
72/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
73#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
74/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
75#define HSUXDMIPLLSE (1 << 9)
76/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
77#define SSPLLSUE (1 << 6)
78/* XHC Backbone Local Clock Gating Enable */
79#define XHCBLCGE (1 << 4)
80/* HS Link Trunk Clock Gating Enable */
81#define HSLTCGE (1 << 3)
82/* SS Link Trunk Clock Gating Enable */
83#define SSLTCGE (1 << 2)
84/* IOSF Backbone Trunk Clock Gating Enable */
85#define IOSFBTCGE (1 << 1)
86/* IOSF Gasket Backbone Local Clock Gating Enable */
87#define IOSFGBLCGE (1 << 0)
88
Marx Wangabc17d12020-04-07 16:58:38 +080089#define CFG_XHCPMCTRL 0x80a4
90/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
91#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
92
Duncan Lauriebf713b02018-05-07 15:33:18 -070093const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070094{
95 if (dev->path.type == DEVICE_PATH_DOMAIN)
96 return "PCI0";
97
Duncan Lauriebf713b02018-05-07 15:33:18 -070098 if (dev->path.type == DEVICE_PATH_USB) {
99 switch (dev->path.usb.port_type) {
100 case 0:
101 /* Root Hub */
102 return "RHUB";
103 case 2:
104 /* USB2 ports */
105 switch (dev->path.usb.port_id) {
106 case 0: return "HS01";
107 case 1: return "HS02";
108 case 2: return "HS03";
109 case 3: return "HS04";
110 case 4: return "HS05";
111 case 5: return "HS06";
112 case 6: return "HS07";
113 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800114 case 8:
Julius Wernercd49cce2019-03-05 16:53:33 -0800115 if (CONFIG(SOC_INTEL_GLK))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800116 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700117 }
118 break;
119 case 3:
120 /* USB3 ports */
121 switch (dev->path.usb.port_id) {
122 case 0: return "SS01";
123 case 1: return "SS02";
124 case 2: return "SS03";
125 case 3: return "SS04";
126 case 4: return "SS05";
127 case 5: return "SS06";
128 }
129 break;
130 }
131 return NULL;
132 }
133
Duncan Laurie02fcc882016-06-27 10:51:17 -0700134 if (dev->path.type != DEVICE_PATH_PCI)
135 return NULL;
136
137 switch (dev->path.pci.devfn) {
138 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530139 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700140 return "MCHC";
141 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530142 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700143 return "LPCB";
144 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530145 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 return "XHCI";
147 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530148 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700149 return "HDAS";
150 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530151 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700152 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530153 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700154 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530157 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700158 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530159 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700160 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530161 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530181 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700182 return "I2C7";
183 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530184 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700185 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530188 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700189 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700190 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700191 case PCH_DEVFN_PCIE1:
192 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700193 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700194 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700195 }
196
197 return NULL;
198}
199
Andrey Petrov70efecd2016-03-04 21:41:13 -0800200static struct device_operations pci_domain_ops = {
201 .read_resources = pci_domain_read_resources,
202 .set_resources = pci_domain_set_resources,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800203 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700204 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800205};
206
207static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200208 .read_resources = noop_read_resources,
209 .set_resources = noop_set_resources,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500210 .init = apollolake_init_cpus,
Nico Huber68680dd2020-03-31 17:34:52 +0200211 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800212};
213
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200214static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800215{
216 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800217 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800218 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800219 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800220 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800221}
222
Kane Chend7796052016-07-11 12:17:13 +0800223/*
224 * If the PCIe root port at function 0 is disabled,
225 * the PCIe root ports might be coalesced after FSP silicon init.
226 * The below function will swap the devfn of the first enabled device
227 * in devicetree and function 0 resides a pci device
228 * so that it won't confuse coreboot.
229 */
230static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
231{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200232 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800233 unsigned int devfn;
234 int i;
235 unsigned int inc = PCI_DEVFN(0, 1);
236
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300237 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800238 if (func0 == NULL)
239 return;
240
241 /* No more functions if function 0 is disabled. */
242 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
243 return;
244
245 devfn = devfn0 + inc;
246
247 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100248 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800249 * Then find first enabled device to replace func0
250 * as that port was move to func0.
251 */
252 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300253 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800254 if (dev == NULL)
255 continue;
256
257 if (!dev->enabled)
258 continue;
259 /* Found the first enabled device in given dev number */
260 func0->path.pci.devfn = dev->path.pci.devfn;
261 dev->path.pci.devfn = devfn0;
262 break;
263 }
264}
265
266static void pcie_override_devicetree_after_silicon_init(void)
267{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530268 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
269 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800270}
271
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530272/* Configure package power limits */
273static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530274{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300275 struct soc_intel_apollolake_config *cfg;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530276 msr_t rapl_msr_reg, limit;
277 uint32_t power_unit;
278 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530279 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530280
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300281 cfg = config_of_soc();
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300282
Julius Wernercd49cce2019-03-05 16:53:33 -0800283 if (CONFIG(APL_SKIP_SET_POWER_LIMITS)) {
Mario Scheithauer38b61002017-07-25 10:52:41 +0200284 printk(BIOS_INFO, "Skip the RAPL settings.\n");
285 return;
286 }
287
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530288 /* Get units */
289 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
290 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
291
292 /* Get power defaults for this SKU */
293 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
294 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530295 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530296 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
297 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
298
299 if (min_power > 0 && tdp < min_power)
300 tdp = min_power;
301
302 if (max_power > 0 && tdp > max_power)
303 tdp = max_power;
304
305 /* Set PL1 override value */
306 tdp = (cfg->tdp_pl1_override_mw == 0) ?
307 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530308 /* Set PL2 override value */
309 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
310 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530311
312 /* Set long term power limit to TDP */
313 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530314 /* Set PL1 Pkg Power clamp bit */
315 limit.lo |= PKG_POWER_LIMIT_CLAMP;
316
317 limit.lo |= PKG_POWER_LIMIT_EN;
318 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
319 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
320
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530321 /* Set short term power limit PL2 */
322 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
323 limit.hi |= PKG_POWER_LIMIT_EN;
324
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530325 /* Program package power limits in RAPL MSR */
326 wrmsr(MSR_PKG_POWER_LIMIT, limit);
327 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
328 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530329 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
330 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530331
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530332 /* Setting RAPL MMIO register for Power limits.
333 * RAPL driver is using MSR instead of MMIO.
334 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530335 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
336 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530337}
338
Mario Scheithauer841416f2017-09-18 17:08:48 +0200339/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
340static void set_sci_irq(void)
341{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300342 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200343 uint32_t scis;
344
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300345 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200346
347 /* Change only if a device tree entry exists. */
348 if (cfg->sci_irq) {
349 scis = soc_read_sci_irq_select();
350 scis &= ~SCI_IRQ_SEL;
351 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
352 soc_write_sci_irq_select(scis);
353 }
354}
355
Andrey Petrov70efecd2016-03-04 21:41:13 -0800356static void soc_init(void *data)
357{
Aaron Durbin81d1e092016-07-13 01:49:10 -0500358 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
359 * default policy that doesn't honor boards' requirements. */
360 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
361
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600362 /*
363 * Clear the GPI interrupt status and enable registers. These
364 * registers do not get reset to default state when booting from S5.
365 */
366 gpi_clear_int_cfg();
367
Aaron Durbin6c191d82016-11-29 21:22:42 -0600368 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700369
Aaron Durbin81d1e092016-07-13 01:49:10 -0500370 /* Restore GPIO IRQ polarities back to previous settings. */
371 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
372
Kane Chend7796052016-07-11 12:17:13 +0800373 /* override 'enabled' setting in device tree if needed */
374 pcie_override_devicetree_after_silicon_init();
375
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500376 /*
377 * Keep the P2SB device visible so it and the other devices are
378 * visible in coreboot for driver support and PCI resource allocation.
379 * There is a UPD setting for this, but it's more consistent to use
380 * hide and unhide symmetrically.
381 */
382 p2sb_unhide();
383
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700384 /* Allocate ACPI NVS in CBMEM */
John Zhao57448842019-05-20 16:10:16 -0700385 cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(struct global_nvs_t));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530386
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530387 /* Set RAPL MSR for Package power limits*/
388 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200389
390 /*
391 * FSP-S routes SCI to IRQ 9. With the help of this function you can
392 * select another IRQ for SCI.
393 */
394 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800395}
396
Andrey Petrov868679f2016-05-12 19:11:48 -0700397static void soc_final(void *data)
398{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700399 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100400 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700401}
402
Lee Leahybab8be22017-03-09 09:53:58 -0800403static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
404{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300406 case PCH_DEVFN_NPK:
407 /*
408 * Disable this device in the parse_devicetree_setting() function
409 * in romstage.c
410 */
411 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530412 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700413 silconfig->IshEnable = 0;
414 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530415 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700416 silconfig->EnableSata = 0;
417 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530418 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800419 silconfig->PcieRootPortEn[0] = 0;
420 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800423 silconfig->PcieRootPortEn[1] = 0;
424 silconfig->PcieRpHotPlug[1] = 0;
425 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530426 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800427 silconfig->PcieRootPortEn[2] = 0;
428 silconfig->PcieRpHotPlug[2] = 0;
429 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530430 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800431 silconfig->PcieRootPortEn[3] = 0;
432 silconfig->PcieRpHotPlug[3] = 0;
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800435 silconfig->PcieRootPortEn[4] = 0;
436 silconfig->PcieRpHotPlug[4] = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700439 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800440 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530442 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700443 silconfig->Usb30Mode = 0;
444 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530445 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700446 silconfig->UsbOtg = 0;
447 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530448 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700449 silconfig->I2c0Enable = 0;
450 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530451 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700452 silconfig->I2c1Enable = 0;
453 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530454 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700455 silconfig->I2c2Enable = 0;
456 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530457 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700458 silconfig->I2c3Enable = 0;
459 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530460 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700461 silconfig->I2c4Enable = 0;
462 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530463 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700464 silconfig->I2c5Enable = 0;
465 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530466 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700467 silconfig->I2c6Enable = 0;
468 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530469 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700470 silconfig->I2c7Enable = 0;
471 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530472 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700473 silconfig->Hsuart0Enable = 0;
474 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530475 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700476 silconfig->Hsuart1Enable = 0;
477 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530478 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700479 silconfig->Hsuart2Enable = 0;
480 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530481 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700482 silconfig->Hsuart3Enable = 0;
483 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530484 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700485 silconfig->Spi0Enable = 0;
486 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530487 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700488 silconfig->Spi1Enable = 0;
489 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530490 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700491 silconfig->Spi2Enable = 0;
492 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530493 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700494 silconfig->SdcardEnabled = 0;
495 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530496 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700497 silconfig->eMMCEnabled = 0;
498 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530499 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700500 silconfig->SdioEnabled = 0;
501 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530502 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700503 silconfig->SmbusEnable = 0;
504 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800505#if !CONFIG(SOC_INTEL_GLK)
Werner Zehde3ace02019-01-15 08:03:43 +0100506 case SA_DEVFN_IPU:
507 silconfig->IpuEn = 0;
508 break;
509#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100510 case PCH_DEVFN_HDA:
511 silconfig->HdaEnable = 0;
512 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700513 default:
514 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
515 PCI_SLOT(dev->path.pci.devfn),
516 PCI_FUNC(dev->path.pci.devfn));
517 break;
518 }
519}
520
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700521static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700522{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300523 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700524
525 if (!dev) {
526 printk(BIOS_ERR, "Could not find root device\n");
527 return;
528 }
529 /* Only disable bus 0 devices. */
530 for (dev = dev->bus->children; dev; dev = dev->sibling) {
531 if (!dev->enabled)
532 disable_dev(dev, silconfig);
533 }
534}
535
Hannah Williams3ff14a02017-05-05 16:30:22 -0700536static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
537 *cfg, FSP_S_CONFIG *silconfig)
538{
Maxim Polyakov67040492020-02-16 11:51:57 +0300539#if !CONFIG(SOC_INTEL_GLK) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700540 uint8_t port;
541
542 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300543 if (cfg->usb_config_override) {
544 if (!cfg->usb2_port[port].enable)
545 continue;
546
547 silconfig->PortUsb20Enable[port] = 1;
548 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
549 }
550
Hannah Williams3ff14a02017-05-05 16:30:22 -0700551 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
552 silconfig->PortUsb20PerPortTxPeHalf[port] =
553 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
554
555 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
556 silconfig->PortUsb20PerPortPeTxiSet[port] =
557 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
558
559 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
560 silconfig->PortUsb20PerPortTxiSet[port] =
561 cfg->usb2eye[port].Usb20PerPortTxiSet;
562
563 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
564 silconfig->PortUsb20HsSkewSel[port] =
565 cfg->usb2eye[port].Usb20HsSkewSel;
566
567 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
568 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
569 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
570
571 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
572 silconfig->PortUsb20PerPortRXISet[port] =
573 cfg->usb2eye[port].Usb20PerPortRXISet;
574
575 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
576 silconfig->PortUsb20HsNpreDrvSel[port] =
577 cfg->usb2eye[port].Usb20HsNpreDrvSel;
578 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300579
580 if (cfg->usb_config_override) {
581 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
582 if (!cfg->usb3_port[port].enable)
583 continue;
584
585 silconfig->PortUsb30Enable[port] = 1;
586 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
587 }
588 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700589#endif
590}
591
592static void glk_fsp_silicon_init_params_cb(
593 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
594{
Julius Wernercd49cce2019-03-05 16:53:33 -0800595#if CONFIG(SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900596 uint8_t port;
Franklin He117a6602020-03-16 12:31:01 +1100597 struct device *dev;
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900598
599 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
600 if (!cfg->usb2eye[port].Usb20OverrideEn)
601 continue;
602
603 silconfig->Usb2AfePehalfbit[port] =
604 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
605 silconfig->Usb2AfePetxiset[port] =
606 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
607 silconfig->Usb2AfeTxiset[port] =
608 cfg->usb2eye[port].Usb20PerPortTxiSet;
609 silconfig->Usb2AfePredeemp[port] =
610 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
611 }
612
Franklin He117a6602020-03-16 12:31:01 +1100613 dev = pcidev_path_on_root(SA_GLK_DEVFN_GMM);
614 silconfig->Gmm = dev ? dev->enabled : 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700615
616 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
617 * settings using the device tree settings. This is because PCIe
618 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
619 * requires de-emphasis disabled. If we make this change common to both
620 * Apollolake and Geminilake, then we need to add mainboard device tree
621 * de-emphasis settings of 1 to Apollolake systems.
622 */
623 memcpy(silconfig->PcieRpSelectableDeemphasis,
624 cfg->pcie_rp_deemphasis_enable,
625 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700626 /*
627 * FSP does not know what the clock requirements are for the
628 * device on SPI bus, hence it should not modify what coreboot
629 * has set up. Hence skipping in FSP.
630 */
631 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700632
633 /*
634 * FSP provides UPD interface to execute IPC command. In order to
635 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
636 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800637 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700638 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800639
640 /*
641 * Options to disable XHCI Link Compliance Mode.
642 */
643 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800644
645 /*
646 * Options to change USB3 ModPhy setting for Integrated Filter value.
647 */
648 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
649
650 /*
651 * Options to bump USB3 LDO voltage with 40mv.
652 */
653 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
654
655 /*
656 * Options to adjust PMIC Vdd2 voltage.
657 */
658 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700659#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700660}
661
Aaron Durbin64031672018-04-21 14:45:32 -0600662void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800663{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200664 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800665}
666
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700667void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800668{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800669 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300670 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300671 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800672
673 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200674 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800675
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300676 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
677 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800678
Kane Chen5bddcc42017-08-22 11:37:18 +0800679 mainboard_devtree_update(dev);
680
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700681 /* Parse device tree and disable unused device*/
682 parse_devicetree(silconfig);
683
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700684 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
685 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700686
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700687 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
688 sizeof(silconfig->PcieRpHotPlug));
689
Nico Huber88855292018-11-27 15:13:22 +0100690 switch (cfg->serirq_mode) {
691 case SERIRQ_QUIET:
692 silconfig->SirqEnable = 1;
693 silconfig->SirqMode = 0;
694 break;
695 case SERIRQ_CONTINUOUS:
696 silconfig->SirqEnable = 1;
697 silconfig->SirqMode = 1;
698 break;
699 case SERIRQ_OFF:
700 default:
701 silconfig->SirqEnable = 0;
702 break;
703 }
704
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700705 if (cfg->emmc_tx_cmd_cntl != 0)
706 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
707 if (cfg->emmc_tx_data_cntl1 != 0)
708 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
709 if (cfg->emmc_tx_data_cntl2 != 0)
710 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
711 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
712 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
713 if (cfg->emmc_rx_strobe_cntl != 0)
714 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
715 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
716 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200717 if (cfg->emmc_host_max_speed != 0)
718 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700719
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700720 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
721
Lee Leahy07441b52017-03-09 10:59:25 -0800722 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700723 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800724 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800725 if (!CONFIG(SOC_INTEL_GLK))
Cole Nelsonf357c252017-05-16 11:38:59 -0700726 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700727
Subrata Banikcf32fd12018-12-19 18:02:17 +0530728 silconfig->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700729
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700730 /* Disable setting of EISS bit in FSP. */
731 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700732
733 /* Disable FSP from locking access to the RTC NVRAM */
734 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700735
736 /* Enable Audio clk gate and power gate */
737 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
738 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100739 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700740 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Julius Wernercd49cce2019-03-05 16:53:33 -0800741 if (CONFIG(SOC_INTEL_GLK))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700742 glk_fsp_silicon_init_params_cb(cfg, silconfig);
743 else
744 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700745
746 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300747 dev = pcidev_path_on_root(PCH_DEVFN_XDCI);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700748 if (!xdci_can_enable())
749 dev->enabled = 0;
750 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100751
752 /* Set VTD feature according to devicetree */
753 silconfig->VtdEnable = cfg->enable_vtd;
Felix Singere59ae102019-05-02 13:57:57 +0200754
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200755 dev = pcidev_path_on_root(SA_DEVFN_IGD);
756 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
757 silconfig->PeiGraphicsPeimInit = 1;
758 else
759 silconfig->PeiGraphicsPeimInit = 0;
760
Felix Singere59ae102019-05-02 13:57:57 +0200761 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800762}
763
764struct chip_operations soc_intel_apollolake_ops = {
765 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800766 .enable_dev = &enable_dev,
767 .init = &soc_init,
768 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800769};
770
Andrey Petrova697c192016-12-07 10:47:46 -0800771static void drop_privilege_all(void)
772{
773 /* Drop privilege level on all the CPUs */
Patrick Rudolph5ec97ce2019-07-26 14:47:32 +0200774 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800775 printk(BIOS_ERR, "failed to enable untrusted mode\n");
776}
777
John Zhao7dff7262018-07-30 13:54:25 -0700778static void configure_xhci_host_mode_port0(void)
779{
780 uint32_t *cfg0;
781 uint32_t *cfg1;
782 const struct resource *res;
783 uint32_t reg;
784 struct stopwatch sw;
785 struct device *xhci_dev = PCH_DEV_XHCI;
786
787 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
788 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
789 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
790 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
791 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700792 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700793 return;
794
795 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
796 write32(cfg0, reg);
797
798 stopwatch_init_msecs_expire(&sw, 10);
799 /* Wait for the host mode status bit. */
800 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
801 if (stopwatch_expired(&sw)) {
802 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
803 return;
804 }
805 }
806
807 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
808 stopwatch_duration_msecs(&sw));
809}
810
811static int check_xdci_enable(void)
812{
813 struct device *dev = PCH_DEV_XDCI;
814
815 return !!dev->enabled;
816}
817
Marx Wangabc17d12020-04-07 16:58:38 +0800818static void disable_xhci_lfps_pm(void)
819{
820 struct soc_intel_apollolake_config *cfg;
821
822 cfg = config_of_soc();
823
824 if (cfg->disable_xhci_lfps_pm) {
825 void *addr;
826 const struct resource *res;
827 uint32_t reg;
828 struct device *xhci_dev = PCH_DEV_XHCI;
829
830 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
831 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
832 reg = read32(addr);
833 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
834 if (reg) {
835 reg &= LFPS_PM_DISABLE_MASK;
836 write32(addr, reg);
837 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
838 }
839 }
840}
841
Lee Leahy806fa242016-08-01 13:55:02 -0700842void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800843{
Andrey Petrova697c192016-12-07 10:47:46 -0800844 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800845
846 /*
847 * Before hiding P2SB device and dropping privilege level,
848 * dump CSE status and disable HECI1 interface.
849 */
850 heci_cse_lockdown();
851
Andrey Petrova697c192016-12-07 10:47:46 -0800852 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500853 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800854
Andrey Petrova697c192016-12-07 10:47:46 -0800855 /*
856 * As per guidelines BIOS is recommended to drop CPU privilege
857 * level to IA_UNTRUSTED. After that certain device registers
858 * and MSRs become inaccessible supposedly increasing system
859 * security.
860 */
861 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700862
863 /*
864 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
865 * configures USB-C as device mode. Force USB-C into host mode.
866 */
867 if (check_xdci_enable())
868 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800869
870 /*
871 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100872 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800873 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800874 if (CONFIG(SOC_INTEL_GLK)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800875 uint32_t *cfg;
876 const struct resource *res;
877 uint32_t reg;
878 struct device *xhci_dev = PCH_DEV_XHCI;
879
880 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
881 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
882 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
883 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
884 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
885 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
886 IOSFGBLCGE;
887 write32(cfg, reg);
888 }
Marx Wangabc17d12020-04-07 16:58:38 +0800889
890 /* Disable XHCI LFPS power management if the option in dev tree is set. */
891 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800892 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800893}
894
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700895/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800896 * spi_flash init() needs to run unconditionally on every boot (including
897 * resume) to allow write protect to be disabled for eventlog and nvram
898 * updates. This needs to be done as early as possible in ramstage. Thus, add a
899 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700900 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800901static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700902{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530903 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700904}
905
Felix Singere59ae102019-05-02 13:57:57 +0200906__weak
907void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
908{
909 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
910}
911
Wim Vervoornd1371502019-12-17 14:10:16 +0100912/* Handle FSP logo params */
913const struct cbmem_entry *soc_load_logo(FSPS_UPD *supd)
914{
915 return fsp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
916}
917
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800918BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);