blob: 2f36f2e4ab094a9baa8a9cc36543511b3f49f3ef [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Eric Lai65b0afe2021-04-09 11:50:48 +080031 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010032 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010033 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010034 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010035 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070037 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060038 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070039 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010040 select SOC_AMD_COMMON_BLOCK_IOMMU
41 select SOC_AMD_COMMON_BLOCK_LPC
42 select SOC_AMD_COMMON_BLOCK_NONCAR
43 select SOC_AMD_COMMON_BLOCK_PCI
Felix Held0d2c0012021-04-12 23:44:14 +020044 select SOC_AMD_COMMON_BLOCK_PM
45 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060047 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070048 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010049 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010050 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010051 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010053 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010054 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070055 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060056 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060057 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060058 select PARALLEL_MP
59 select PARALLEL_MP_AP_WORK
60 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060061 select SSE2
62 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070063 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070064 select FSP_COMPRESS_FSP_M_LZMA
65 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070066 select UDK_2017_BINDING
67 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070068
69config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
70 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060071
Felix Held3cc3d812020-06-17 16:16:08 +020072config FSP_M_FILE
73 string "FSP-M (memory init) binary path and filename"
74 depends on ADD_FSP_BINARIES
75 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
76 help
77 The path and filename of the FSP-M binary for this platform.
78
79config FSP_S_FILE
80 string "FSP-S (silicon init) binary path and filename"
81 depends on ADD_FSP_BINARIES
82 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
83 help
84 The path and filename of the FSP-S binary for this platform.
85
Furquan Shaikhbc456502020-06-10 16:37:23 -070086config EARLY_RESERVED_DRAM_BASE
87 hex
88 default 0x2000000
89 help
90 This variable defines the base address of the DRAM which is reserved
91 for usage by coreboot in early stages (i.e. before ramstage is up).
92 This memory gets reserved in BIOS tables to ensure that the OS does
93 not use it, thus preventing corruption of OS memory in case of S3
94 resume.
95
96config EARLYRAM_BSP_STACK_SIZE
97 hex
98 default 0x1000
99
100config PSP_APOB_DRAM_ADDRESS
101 hex
102 default 0x2001000
103 help
104 Location in DRAM where the PSP will copy the AGESA PSP Output
105 Block.
106
107config PSP_SHAREDMEM_BASE
108 hex
109 default 0x2011000 if VBOOT
110 default 0x0
111 help
112 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000113 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700114 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000115 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700116
117config PSP_SHAREDMEM_SIZE
118 hex
119 default 0x8000 if VBOOT
120 default 0x0
121 help
122 Sets the maximum size for the PSP to pass the vboot workbuf and
123 any logs or timestamps back to coreboot. This will be copied
124 into main memory by the PSP and will be available when the x86 is
125 started. The workbuf's base depends on the address of the reset
126 vector.
127
Martin Roth5c354b92019-04-22 14:55:16 -0600128config PRERAM_CBMEM_CONSOLE_SIZE
129 hex
130 default 0x1600
131 help
132 Increase this value if preram cbmem console is getting truncated
133
Furquan Shaikhbc456502020-06-10 16:37:23 -0700134config C_ENV_BOOTBLOCK_SIZE
135 hex
136 default 0x10000
137 help
138 Sets the size of the bootblock stage that should be loaded in DRAM.
139 This variable controls the DRAM allocation size in linker script
140 for bootblock stage.
141
Furquan Shaikhbc456502020-06-10 16:37:23 -0700142config ROMSTAGE_ADDR
143 hex
144 default 0x2040000
145 help
146 Sets the address in DRAM where romstage should be loaded.
147
148config ROMSTAGE_SIZE
149 hex
150 default 0x80000
151 help
152 Sets the size of DRAM allocation for romstage in linker script.
153
154config FSP_M_ADDR
155 hex
156 default 0x20C0000
157 help
158 Sets the address in DRAM where FSP-M should be loaded. cbfstool
159 performs relocation of FSP-M to this address.
160
161config FSP_M_SIZE
162 hex
163 default 0x80000
164 help
165 Sets the size of DRAM allocation for FSP-M in linker script.
166
167config VERSTAGE_ADDR
168 hex
169 depends on VBOOT_SEPARATE_VERSTAGE
170 default 0x2140000
171 help
172 Sets the address in DRAM where verstage should be loaded if running
173 as a separate stage on x86.
174
175config VERSTAGE_SIZE
176 hex
177 depends on VBOOT_SEPARATE_VERSTAGE
178 default 0x80000
179 help
180 Sets the size of DRAM allocation for verstage in linker script if
181 running as a separate stage on x86.
182
183config RAMBASE
184 hex
185 default 0x10000000
186
Martin Roth5c354b92019-04-22 14:55:16 -0600187config CPU_ADDR_BITS
188 int
189 default 48
190
Martin Roth5c354b92019-04-22 14:55:16 -0600191config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600192 default 0xF8000000
193
194config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600195 default 64
196
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600197config VERSTAGE_ADDR
198 hex
199 default 0x4000000
200
Felix Held1032d222020-11-04 16:19:35 +0100201config MAX_CPUS
202 int
203 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200204 help
205 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100206
Martin Roth5c354b92019-04-22 14:55:16 -0600207config VGA_BIOS_ID
208 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700209 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600210 help
211 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700212 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600213
214config VGA_BIOS_FILE
215 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600216 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600217
Martin Roth86ba0d72020-02-05 16:46:30 -0700218config VGA_BIOS_SECOND
219 def_bool y
220
221config VGA_BIOS_SECOND_ID
222 string
223 default "1002,15dd,c4"
224 help
225 Because Dali and Picasso need different video BIOSes, but have the
226 same vendor/device IDs, we need an alternate method to determine the
227 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
228 and decide which rom to load.
229
230 Even though the hardware has the same vendor/device IDs, the vBIOS
231 contains a *different* device ID, confusing the situation even more.
232
233config VGA_BIOS_SECOND_FILE
234 string
235 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
236
237config CHECK_REV_IN_OPROM_NAME
238 bool
239 default y
240 help
241 Select this in the platform BIOS or chipset if the option rom has a
242 revision that needs to be checked when searching CBFS.
243
Martin Roth5c354b92019-04-22 14:55:16 -0600244config S3_VGA_ROM_RUN
245 bool
246 default n
247
248config HEAP_SIZE
249 hex
250 default 0xc0000
251
Martin Roth5c354b92019-04-22 14:55:16 -0600252config SERIRQ_CONTINUOUS_MODE
253 bool
254 default n
255 help
256 Set this option to y for serial IRQ in continuous mode.
257 Otherwise it is in quiet mode.
258
Felix Helde7382992021-01-12 23:05:56 +0100259config CONSOLE_UART_BASE_ADDRESS
260 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
261 hex
262 default 0xfedc9000 if UART_FOR_CONSOLE = 0
263 default 0xfedca000 if UART_FOR_CONSOLE = 1
264 default 0xfedc3000 if UART_FOR_CONSOLE = 2
265 default 0xfedcf000 if UART_FOR_CONSOLE = 3
266
Martin Roth5c354b92019-04-22 14:55:16 -0600267config SMM_TSEG_SIZE
268 hex
Felix Helde22eef72021-02-10 22:22:07 +0100269 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600270 default 0x0
271
272config SMM_RESERVED_SIZE
273 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600274 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600275
276config SMM_MODULE_STACK_SIZE
277 hex
278 default 0x800
279
280config ACPI_CPU_STRING
281 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700282 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600283
284config ACPI_BERT
285 bool "Build ACPI BERT Table"
286 default y
287 depends on HAVE_ACPI_TABLES
288 help
289 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600290 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600291
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700292config ACPI_BERT_SIZE
293 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600294 default 0x4000 if ACPI_BERT
295 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700296 help
297 Specify the amount of DRAM reserved for gathering the data used to
298 generate the ACPI table.
299
Jason Gleneskbc521432020-09-14 05:22:47 -0700300config ACPI_SSDT_PSD_INDEPENDENT
301 bool "Allow core p-state independent transitions"
302 default y
303 help
304 AMD recommends the ACPI _PSD object to be configured to cause
305 cores to transition between p-states independently. A vendor may
306 choose to generate _PSD object to allow cores to transition together.
307
Furquan Shaikh40a38882020-05-01 10:43:48 -0700308config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600309 select ALWAYS_LOAD_OPROM
310 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700311
Marshall Dawson62611412019-06-19 11:46:06 -0600312config RO_REGION_ONLY
313 string
314 depends on CHROMEOS
315 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600316
Marshall Dawson62611412019-06-19 11:46:06 -0600317config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
318 int
Martin Roth4017de02019-12-16 23:21:05 -0700319 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600320
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600321config DISABLE_SPI_FLASH_ROM_SHARING
322 def_bool n
323 help
324 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
325 which indicates a board level ROM transaction request. This
326 removes arbitration with board and assumes the chipset controls
327 the SPI flash bus entirely.
328
Felix Held27b295b2021-03-25 01:20:41 +0100329config DISABLE_KEYBOARD_RESET_PIN
330 bool
331 help
332 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
333 signal. When this pin is used as GPIO and the keyboard reset
334 functionality isn't disabled, configuring it as an output and driving
335 it as 0 will cause a reset.
336
Marshall Dawson00a22082020-01-20 23:05:31 -0700337config FSP_TEMP_RAM_SIZE
338 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700339 default 0x40000
340 help
341 The amount of coreboot-allocated heap and stack usage by the FSP.
342
Marshall Dawson62611412019-06-19 11:46:06 -0600343menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600344
Martin Roth5c354b92019-04-22 14:55:16 -0600345config AMD_FWM_POSITION_INDEX
346 int "Firmware Directory Table location (0 to 5)"
347 range 0 5
348 default 0 if BOARD_ROMSIZE_KB_512
349 default 1 if BOARD_ROMSIZE_KB_1024
350 default 2 if BOARD_ROMSIZE_KB_2048
351 default 3 if BOARD_ROMSIZE_KB_4096
352 default 4 if BOARD_ROMSIZE_KB_8192
353 default 5 if BOARD_ROMSIZE_KB_16384
354 help
355 Typically this is calculated by the ROM size, but there may
356 be situations where you want to put the firmware directory
357 table in a different location.
358 0: 512 KB - 0xFFFA0000
359 1: 1 MB - 0xFFF20000
360 2: 2 MB - 0xFFE20000
361 3: 4 MB - 0xFFC20000
362 4: 8 MB - 0xFF820000
363 5: 16 MB - 0xFF020000
364
365comment "AMD Firmware Directory Table set to location for 512KB ROM"
366 depends on AMD_FWM_POSITION_INDEX = 0
367comment "AMD Firmware Directory Table set to location for 1MB ROM"
368 depends on AMD_FWM_POSITION_INDEX = 1
369comment "AMD Firmware Directory Table set to location for 2MB ROM"
370 depends on AMD_FWM_POSITION_INDEX = 2
371comment "AMD Firmware Directory Table set to location for 4MB ROM"
372 depends on AMD_FWM_POSITION_INDEX = 3
373comment "AMD Firmware Directory Table set to location for 8MB ROM"
374 depends on AMD_FWM_POSITION_INDEX = 4
375comment "AMD Firmware Directory Table set to location for 16MB ROM"
376 depends on AMD_FWM_POSITION_INDEX = 5
377
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800378config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700379 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800380 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600381
Marshall Dawson62611412019-06-19 11:46:06 -0600382config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700383 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700384 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600385 help
386 Include the MP2 firmwares and configuration into the PSP build.
387
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700388 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600389
390config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700391 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700392 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600393 help
394 Select this item to include the S0i3 file into the PSP build.
395
396config HAVE_PSP_WHITELIST_FILE
397 bool "Include a debug whitelist file in PSP build"
398 default n
399 help
400 Support secured unlock prior to reset using a whitelisted
401 number? This feature requires a signed whitelist image and
402 bootloader from AMD.
403
404 If unsure, answer 'n'
405
406config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700407 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600408 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600409 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600410
Furquan Shaikh577db022020-04-24 15:52:04 -0700411config PSP_UNLOCK_SECURE_DEBUG
412 bool "Unlock secure debug"
413 default n
414 help
415 Select this item to enable secure debug options in PSP.
416
Martin Rothde498332020-09-01 11:00:28 -0600417config PSP_VERSTAGE_FILE
418 string "Specify the PSP_verstage file path"
419 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
420 default "$(obj)/psp_verstage.bin"
421 help
422 Add psp_verstage file to the build & PSP Directory Table
423
Martin Rothfe87d762020-09-01 11:04:21 -0600424config PSP_VERSTAGE_SIGNING_TOKEN
425 string "Specify the PSP_verstage Signature Token file path"
426 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
427 default ""
428 help
429 Add psp_verstage signature token to the build & PSP Directory Table
430
Martin Rothfdad5ad2021-04-16 11:36:01 -0600431config PSP_SOFTFUSE_BITS
432 string "PSP Soft Fuse bits to enable"
433 default "28"
434 help
435 Space separated list of Soft Fuse bits to enable.
436 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
437 Bit 15: PSP post code destination: 0=LPC 1=eSPI
438 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
439
440 See #55758 (NDA) for additional bit definitions.
441
Marshall Dawson62611412019-06-19 11:46:06 -0600442endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600443
Martin Rothc7acf162020-05-28 00:44:50 -0600444config VBOOT
445 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600446 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600447
448config VBOOT_STARTS_BEFORE_BOOTBLOCK
449 def_bool n
450 depends on VBOOT
451 select ARCH_VERSTAGE_ARMV7
452 help
453 Runs verstage on the PSP. Only available on
454 certain Chrome OS branded parts from AMD.
455
Martin Roth5632c6b2020-10-28 11:52:30 -0600456config VBOOT_HASH_BLOCK_SIZE
457 hex
458 default 0x9000
459 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
460 help
461 Because the bulk of the time in psp_verstage to hash the RO cbfs is
462 spent in the overhead of doing svc calls, increasing the hash block
463 size significantly cuts the verstage hashing time as seen below.
464
465 4k takes 180ms
466 16k takes 44ms
467 32k takes 33.7ms
468 36k takes 32.5ms
469 There's actually still room for an even bigger stack, but we've
470 reached a point of diminishing returns.
471
Martin Roth50cca762020-08-13 11:06:18 -0600472config CMOS_RECOVERY_BYTE
473 hex
474 default 0x51
475 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
476 help
477 If the workbuf is not passed from the PSP to coreboot, set the
478 recovery flag and reboot. The PSP will read this byte, mark the
479 recovery request in VBNV, and reset the system into recovery mode.
480
481 This is the byte before the default first byte used by VBNV
482 (0x26 + 0x0E - 1)
483
Martin Roth9aa8d112020-06-04 21:31:41 -0600484if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
485
486config RWA_REGION_ONLY
487 string
488 default "apu/amdfw_a"
489 help
490 Add a space-delimited list of filenames that should only be in the
491 RW-A section.
492
493config RWB_REGION_ONLY
494 string
495 default "apu/amdfw_b"
496 help
497 Add a space-delimited list of filenames that should only be in the
498 RW-B section.
499
500config PICASSO_FW_A_POSITION
501 hex
502 help
503 Location of the AMD firmware in the RW_A region
504
505config PICASSO_FW_B_POSITION
506 hex
507 help
508 Location of the AMD firmware in the RW_B region
509
510endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
511
Martin Roth1f337622019-04-22 16:08:31 -0600512endif # SOC_AMD_PICASSO