blob: 6b674ed18d09acf0f63529e62c5fcee1059d31de [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
56
57config COMPILER_GCC
58 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 help
60 Use the GNU Compiler Collection (GCC) to build coreboot.
61
62 For details see http://gcc.gnu.org.
63
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064config COMPILER_LLVM_CLANG
65 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020066 help
67 Use LLVM/clang to build coreboot.
68
69 For details see http://clang.llvm.org.
70
Patrick Georgi23d89cc2010-03-16 01:17:19 +000071endchoice
72
Patrick Georgi9b0de712013-12-29 18:45:23 +010073config ANY_TOOLCHAIN
74 bool "Allow building with any toolchain"
75 default n
76 depends on COMPILER_GCC
77 help
78 Many toolchains break when building coreboot since it uses quite
79 unusual linker features. Unless developers explicitely request it,
80 we'll have to assume that they use their distro compiler by mistake.
81 Make sure that using patched compilers is a conscious decision.
82
Patrick Georgi516a2a72010-03-25 21:45:25 +000083config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000085 default n
86 help
87 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020088
89 Requires the ccache utility in your system $PATH.
90
91 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000092
Stefan Reinauer9bf78102010-08-09 13:28:18 +000093config SCONFIG_GENPARSER
94 bool "Generate SCONFIG parser using flex and bison"
95 default n
96 depends on EXPERT
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Enable this option if you are working on the sconfig device tree
99 parser and made changes to sconfig.l and sconfig.y.
100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101 Otherwise, say N.
102
Joe Korty6d772522010-05-19 18:41:15 +0000103config USE_OPTION_TABLE
104 bool "Use CMOS for configuration values"
105 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000106 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000107 help
108 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200109 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000110
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000111config COMPRESS_RAMSTAGE
112 bool "Compress ramstage with LZMA"
113 default y
114 help
115 Compress ramstage to save memory in the flash image. Note
116 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000118
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200119config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200121 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200122 help
123 Include the .config file that was used to compile coreboot
124 in the (CBFS) ROM image. This is useful if you want to know which
125 options were used to build a specific coreboot.rom image.
126
Daniele Forsi53847a22014-07-22 18:00:56 +0200127 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
129 You can use the following command to easily list the options:
130
131 grep -a CONFIG_ coreboot.rom
132
133 Alternatively, you can also use cbfstool to print the image
134 contents (including the raw 'config' item we're looking for).
135
136 Example:
137
138 $ cbfstool coreboot.rom print
139 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
140 offset 0x0
141 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600142
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200143 Name Offset Type Size
144 cmos_layout.bin 0x0 cmos layout 1159
145 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200146 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200147 fallback/payload 0x80dc0 payload 51526
148 config 0x8d740 raw 3324
149 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200150
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300151config EARLY_CBMEM_INIT
152 bool
153 default n
154 help
155 Make coreboot initialize the CBMEM structures while running in ROM
156 stage. This is useful when the ROM stage wants to communicate
157 some, for instance, execution timestamps. It needs support in
158 romstage.c and should be enabled by the board's Kconfig.
159
Kyösti Mälkkideb2cb22014-03-28 23:46:45 +0200160config BROKEN_CAR_MIGRATE
161 bool
162 default y if !EARLY_CBMEM_INIT && HAVE_ACPI_RESUME
163 default n
164 help
165 Many boards use CAR_GLOBAL but have no EARLY_CBMEM_INIT and
166 manage CAR migration on S3 resume path only. Couple boards use
167 CAR_GLOBAL and never do CAR migration.
168
Aaron Durbindf3a1092013-03-13 12:41:44 -0500169config DYNAMIC_CBMEM
170 bool "The CBMEM space is dynamically grown."
171 default n
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300172 select EARLY_CBMEM_INIT
Aaron Durbindf3a1092013-03-13 12:41:44 -0500173 help
174 Instead of reserving a static amount of CBMEM space the CBMEM
175 area grows dynamically. CBMEM can be used both in romstage (after
176 memory initialization) and ramstage.
177
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700178config COLLECT_TIMESTAMPS
179 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300180 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200182 Make coreboot create a table of timer-ID/timer-value pairs to
183 allow measuring time spent at different phases of the boot process.
184
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200185config USE_BLOBS
186 bool "Allow use of binary-only repository"
187 default n
188 help
189 This draws in the blobs repository, which contains binary files that
190 might be required for some chipsets or boards.
191 This flag ensures that a "Free" option remains available for users.
192
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800193config COVERAGE
194 bool "Code coverage support"
195 depends on COMPILER_GCC
196 default n
197 help
198 Add code coverage support for coreboot. This will store code
199 coverage information in CBMEM for extraction from user space.
200 If unsure, say N.
201
Uwe Hermannc04be932009-10-05 13:55:28 +0000202endmenu
203
Patrick Georgi0588d192009-08-12 15:00:51 +0000204source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000205
206# This option is used to set the architecture of a mainboard to X86.
207# It is usually set in mainboard/*/Kconfig.
208config ARCH_X86
209 bool
210 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800211 select PCI
212
David Hendricks5367e472012-11-28 20:16:28 -0800213config ARCH_ARMV7
214 bool
215 default n
216
Stefan Reinauer8677a232010-12-11 20:33:41 +0000217source src/arch/x86/Kconfig
David Hendricks5367e472012-11-28 20:16:28 -0800218source src/arch/armv7/Kconfig
Gabe Black545c0ca2013-07-07 14:04:26 -0700219
Peter Stuge4d77ed92014-02-07 03:58:24 +0100220source src/vendorcode/Kconfig
221
Furquan Shaikha3b06c92014-05-06 18:00:19 -0700222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
239config UPDATE_IMAGE
240 bool "Update existing coreboot.rom image"
241 default n
242 help
243 If this option is enabled, no new coreboot.rom file
244 is created. Instead it is expected that there already
245 is a suitable file for further processing.
246 The bootblock will not be modified.
247
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000248menu "Chipset"
249
250comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000251source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000252comment "Northbridge"
253source src/northbridge/Kconfig
254comment "Southbridge"
255source src/southbridge/Kconfig
256comment "Super I/O"
257source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000258comment "Embedded Controllers"
259source src/ec/Kconfig
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500260comment "SoC"
261source src/soc/Kconfig
Martin Rotha6427162014-04-25 14:12:13 -0600262source src/drivers/intel/fsp/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000263
264endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000265
Stefan Reinauer8d711552012-11-30 12:34:04 -0800266source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800267
Rudolf Marekd9c25492010-05-16 15:31:53 +0000268menu "Generic Drivers"
269source src/drivers/Kconfig
270endmenu
271
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700272config TPM
273 bool
274 default n
275 select LPC_TPM if ARCH_X86
276 select I2C_TPM if ARCH_ARMV7
277 help
278 Enable this option to enable TPM support in coreboot.
279
280 If unsure, say N.
281
Patrick Georgi0588d192009-08-12 15:00:51 +0000282config HEAP_SIZE
283 hex
Myles Watson04000f42009-10-16 19:12:49 +0000284 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000285
Patrick Georgi0588d192009-08-12 15:00:51 +0000286config MAX_CPUS
287 int
288 default 1
289
290config MMCONF_SUPPORT_DEFAULT
291 bool
292 default n
293
294config MMCONF_SUPPORT
295 bool
296 default n
297
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200298config BOOTMODE_STRAPS
299 bool
300 default n
301
Patrick Georgi0588d192009-08-12 15:00:51 +0000302source src/console/Kconfig
303
304config HAVE_ACPI_RESUME
305 bool
306 default n
307
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000308config HAVE_ACPI_SLIC
309 bool
310 default n
311
Patrick Georgi0588d192009-08-12 15:00:51 +0000312config ACPI_SSDTX_NUM
313 int
314 default 0
315
Patrick Georgi0588d192009-08-12 15:00:51 +0000316config HAVE_HARD_RESET
317 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000318 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000319 help
320 This variable specifies whether a given board has a hard_reset
321 function, no matter if it's provided by board code or chipset code.
322
Aaron Durbina4217912013-04-29 22:31:51 -0500323config HAVE_MONOTONIC_TIMER
324 def_bool n
325 help
326 The board/chipset provides a monotonic timer.
327
Aaron Durbin340ca912013-04-30 09:58:12 -0500328config TIMER_QUEUE
329 def_bool n
330 depends on HAVE_MONOTONIC_TIMER
331 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300332 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500333
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500334config COOP_MULTITASKING
335 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500336 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500337 help
338 Cooperative multitasking allows callbacks to be multiplexed on the
339 main thread of ramstage. With this enabled it allows for multiple
340 execution paths to take place when they have udelay() calls within
341 their code.
342
343config NUM_THREADS
344 int
345 default 4
346 depends on COOP_MULTITASKING
347 help
348 How many execution threads to cooperatively multitask with.
349
Patrick Georgi0588d192009-08-12 15:00:51 +0000350config HAVE_OPTION_TABLE
351 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000352 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000353 help
354 This variable specifies whether a given board has a cmos.layout
355 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000356 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000357
Patrick Georgi0588d192009-08-12 15:00:51 +0000358config PIRQ_ROUTE
359 bool
360 default n
361
362config HAVE_SMI_HANDLER
363 bool
364 default n
365
366config PCI_IO_CFG_EXT
367 bool
368 default n
369
370config IOAPIC
371 bool
372 default n
373
Stefan Reinauer5b635792012-08-16 14:05:42 -0700374config CBFS_SIZE
375 hex
376 default ROM_SIZE
377
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200378config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700379 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200380 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700381
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000382# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000383config VIDEO_MB
384 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000385 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000386
Myles Watson45bb25f2009-09-22 18:49:08 +0000387config USE_WATCHDOG_ON_BOOT
388 bool
389 default n
390
391config VGA
392 bool
393 default n
394 help
395 Build board-specific VGA code.
396
397config GFXUMA
398 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000399 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000400 help
401 Enable Unified Memory Architecture for graphics.
402
Aaron Durbinad935522012-12-24 14:28:37 -0600403config RELOCATABLE_MODULES
404 bool "Relocatable Modules"
405 default n
406 help
407 If RELOCATABLE_MODULES is selected then support is enabled for
Daniele Forsi53847a22014-07-22 18:00:56 +0200408 building relocatable modules in the RAM stage. Those modules can be
Aaron Durbinad935522012-12-24 14:28:37 -0600409 loaded anywhere and all the relocations are handled automatically.
410
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600411config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600412 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600413 bool "Build the ramstage to be relocatable in 32-bit address space."
414 default n
415 help
416 The reloctable ramstage support allows for the ramstage to be built
417 as a relocatable module. The stage loader can identify a place
418 out of the OS way so that copying memory is unnecessary during an S3
419 wake. When selecting this option the romstage is responsible for
420 determing a stack location to use for loading the ramstage.
421
Aaron Durbin75e29742013-10-10 20:37:04 -0500422config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
423 depends on RELOCATABLE_RAMSTAGE
424 bool "Cache the relocated ramstage outside of cbmem."
425 default n
426 help
427 The relocated ramstage is saved in an area specified by the
428 by the board and/or chipset.
429
Myles Watsonb8e20272009-10-15 13:35:47 +0000430config HAVE_ACPI_TABLES
431 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000432 help
433 This variable specifies whether a given board has ACPI table support.
434 It is usually set in mainboard/*/Kconfig.
435 Whether or not the ACPI tables are actually generated by coreboot
436 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000437
438config HAVE_MP_TABLE
439 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000440 help
441 This variable specifies whether a given board has MP table support.
442 It is usually set in mainboard/*/Kconfig.
443 Whether or not the MP table is actually generated by coreboot
444 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000445
446config HAVE_PIRQ_TABLE
447 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000448 help
449 This variable specifies whether a given board has PIRQ table support.
450 It is usually set in mainboard/*/Kconfig.
451 Whether or not the PIRQ table is actually generated by coreboot
452 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000453
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500454config MAX_PIRQ_LINKS
455 int
456 default 4
457 help
458 This variable specifies the number of PIRQ interrupt links which are
459 routable. On most chipsets, this is 4, INTA through INTD. Some
460 chipsets offer more than four links, commonly up to INTH. They may
461 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
462 table specifies links greater than 4, pirq_route_irqs will not
463 function properly, unless this variable is correctly set.
464
Myles Watsond73c1b52009-10-26 15:14:07 +0000465#These Options are here to avoid "undefined" warnings.
466#The actual selection and help texts are in the following menu.
467
Uwe Hermann168b11b2009-10-07 16:15:40 +0000468menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000469
Myles Watsonb8e20272009-10-15 13:35:47 +0000470config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800471 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
472 bool
473 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000474 help
475 Generate ACPI tables for this board.
476
477 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000478
Myles Watsonb8e20272009-10-15 13:35:47 +0000479config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800480 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
481 bool
482 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000483 help
484 Generate an MP table (conforming to the Intel MultiProcessor
485 specification 1.4) for this board.
486
487 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000488
Myles Watsonb8e20272009-10-15 13:35:47 +0000489config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800490 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
491 bool
492 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000493 help
494 Generate a PIRQ table for this board.
495
496 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000497
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200498config GENERATE_SMBIOS_TABLES
499 depends on ARCH_X86
500 bool "Generate SMBIOS tables"
501 default y
502 help
503 Generate SMBIOS tables for this board.
504
505 If unsure, say Y.
506
Myles Watson45bb25f2009-09-22 18:49:08 +0000507endmenu
508
Patrick Georgi0588d192009-08-12 15:00:51 +0000509menu "Payload"
510
Patrick Georgi0588d192009-08-12 15:00:51 +0000511choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000512 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000513 default PAYLOAD_NONE if !ARCH_X86
514 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000515
Uwe Hermann168b11b2009-10-07 16:15:40 +0000516config PAYLOAD_NONE
517 bool "None"
518 help
519 Select this option if you want to create an "empty" coreboot
520 ROM image for a certain mainboard, i.e. a coreboot ROM image
521 which does not yet contain a payload.
522
523 For such an image to be useful, you have to use 'cbfstool'
524 to add a payload to the ROM image later.
525
Patrick Georgi0588d192009-08-12 15:00:51 +0000526config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000527 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000528 help
529 Select this option if you have a payload image (an ELF file)
530 which coreboot should run as soon as the basic hardware
531 initialization is completed.
532
533 You will be able to specify the location and file name of the
534 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000535
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200536config PAYLOAD_LINUX
537 bool "A Linux payload"
538 help
539 Select this option if you have a Linux bzImage which coreboot
540 should run as soon as the basic hardware initialization
541 is completed.
542
543 You will be able to specify the location and file name of the
544 payload image later.
545
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000546config PAYLOAD_SEABIOS
547 bool "SeaBIOS"
548 depends on ARCH_X86
549 help
550 Select this option if you want to build a coreboot image
551 with a SeaBIOS payload. If you don't know what this is
552 about, just leave it enabled.
553
554 See http://coreboot.org/Payloads for more information.
555
Stefan Reinauere50952f2011-04-15 03:34:05 +0000556config PAYLOAD_FILO
557 bool "FILO"
558 help
559 Select this option if you want to build a coreboot image
560 with a FILO payload. If you don't know what this is
561 about, just leave it enabled.
562
563 See http://coreboot.org/Payloads for more information.
564
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100565config PAYLOAD_GRUB2
566 bool "GRUB2"
567 help
568 Select this option if you want to build a coreboot image
569 with a GRUB2 payload. If you don't know what this is
570 about, just leave it enabled.
571
572 See http://coreboot.org/Payloads for more information.
573
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800574config PAYLOAD_TIANOCORE
575 bool "Tiano Core"
576 help
577 Select this option if you want to build a coreboot image
578 with a Tiano Core payload. If you don't know what this is
579 about, just leave it enabled.
580
581 See http://coreboot.org/Payloads for more information.
582
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000583endchoice
584
585choice
586 prompt "SeaBIOS version"
587 default SEABIOS_STABLE
588 depends on PAYLOAD_SEABIOS
589
590config SEABIOS_STABLE
Paul Menzel18600aa2014-02-02 11:23:26 +0100591 bool "1.7.4"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000592 help
593 Stable SeaBIOS version
594config SEABIOS_MASTER
595 bool "master"
596 help
597 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200598
Patrick Georgi0588d192009-08-12 15:00:51 +0000599endchoice
600
Peter Stugef0408582013-07-09 19:43:09 +0200601config SEABIOS_PS2_TIMEOUT
602 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200603 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200604 depends on EXPERT
605 int
606 help
607 Some PS/2 keyboard controllers don't respond to commands immediately
608 after powering on. This specifies how long SeaBIOS will wait for the
609 keyboard controller to become ready before giving up.
610
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000611config SEABIOS_THREAD_OPTIONROMS
612 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
613 default n
614 bool
615 help
616 Allow hardware init to run in parallel with optionrom execution.
617
618 This can reduce boot time, but can cause some timing
619 variations during option ROM code execution. It is not
620 known if all option ROMs will behave properly with this option.
621
Stefan Reinauere50952f2011-04-15 03:34:05 +0000622choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100623 prompt "GRUB2 version"
624 default GRUB2_MASTER
625 depends on PAYLOAD_GRUB2
626
627config GRUB2_MASTER
628 bool "HEAD"
629 help
630 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200631
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100632endchoice
633
634choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000635 prompt "FILO version"
636 default FILO_STABLE
637 depends on PAYLOAD_FILO
638
639config FILO_STABLE
640 bool "0.6.0"
641 help
642 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200643
Stefan Reinauere50952f2011-04-15 03:34:05 +0000644config FILO_MASTER
645 bool "HEAD"
646 help
647 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200648
Stefan Reinauere50952f2011-04-15 03:34:05 +0000649endchoice
650
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000651config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000652 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000653 depends on PAYLOAD_ELF
654 default "payload.elf"
655 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000656 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000657
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000658config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200659 string "Linux path and filename"
660 depends on PAYLOAD_LINUX
661 default "bzImage"
662 help
663 The path and filename of the bzImage kernel to use as payload.
664
665config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000666 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200667 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000668
Stefan Reinauere50952f2011-04-15 03:34:05 +0000669config PAYLOAD_FILE
670 depends on PAYLOAD_FILO
671 default "payloads/external/FILO/filo/build/filo.elf"
672
Stefan Reinauer275fb632013-02-05 13:58:29 -0800673config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100674 depends on PAYLOAD_GRUB2
675 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
676
677config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800678 string "Tianocore firmware volume"
679 depends on PAYLOAD_TIANOCORE
680 default "COREBOOT.fd"
681 help
682 The result of a corebootPkg build
683
Uwe Hermann168b11b2009-10-07 16:15:40 +0000684# TODO: Defined if no payload? Breaks build?
685config COMPRESSED_PAYLOAD_LZMA
686 bool "Use LZMA compression for payloads"
687 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100688 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000689 help
690 In order to reduce the size payloads take up in the ROM chip
691 coreboot can compress them using the LZMA algorithm.
692
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200693config LINUX_COMMAND_LINE
694 string "Linux command line"
695 depends on PAYLOAD_LINUX
696 default ""
697 help
698 A command line to add to the Linux kernel.
699
700config LINUX_INITRD
701 string "Linux initrd"
702 depends on PAYLOAD_LINUX
703 default ""
704 help
705 An initrd image to add to the Linux kernel.
706
Peter Stugea758ca22009-09-17 16:21:31 +0000707endmenu
708
Uwe Hermann168b11b2009-10-07 16:15:40 +0000709menu "Debugging"
710
711# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000712config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000713 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200714 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000715 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000716 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000717 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000718
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200719config GDB_WAIT
720 bool "Wait for a GDB connection"
721 default n
722 depends on GDB_STUB
723 help
724 If enabled, coreboot will wait for a GDB connection.
725
Stefan Reinauerfe422182012-05-02 16:33:18 -0700726config DEBUG_CBFS
727 bool "Output verbose CBFS debug messages"
728 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700729 help
730 This option enables additional CBFS related debug messages.
731
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000732config HAVE_DEBUG_RAM_SETUP
733 def_bool n
734
Uwe Hermann01ce6012010-03-05 10:03:50 +0000735config DEBUG_RAM_SETUP
736 bool "Output verbose RAM init debug messages"
737 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000738 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000739 help
740 This option enables additional RAM init related debug messages.
741 It is recommended to enable this when debugging issues on your
742 board which might be RAM init related.
743
744 Note: This option will increase the size of the coreboot image.
745
746 If unsure, say N.
747
Patrick Georgie82618d2010-10-01 14:50:12 +0000748config HAVE_DEBUG_CAR
749 def_bool n
750
Peter Stuge5015f792010-11-10 02:00:32 +0000751config DEBUG_CAR
752 def_bool n
753 depends on HAVE_DEBUG_CAR
754
755if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000756# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
757# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000758config DEBUG_CAR
759 bool "Output verbose Cache-as-RAM debug messages"
760 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000761 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000762 help
763 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000764endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000765
Myles Watson80e914ff2010-06-01 19:25:31 +0000766config DEBUG_PIRQ
767 bool "Check PIRQ table consistency"
768 default n
769 depends on GENERATE_PIRQ_TABLE
770 help
771 If unsure, say N.
772
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000773config HAVE_DEBUG_SMBUS
774 def_bool n
775
Uwe Hermann01ce6012010-03-05 10:03:50 +0000776config DEBUG_SMBUS
777 bool "Output verbose SMBus debug messages"
778 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000779 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000780 help
781 This option enables additional SMBus (and SPD) debug messages.
782
783 Note: This option will increase the size of the coreboot image.
784
785 If unsure, say N.
786
787config DEBUG_SMI
788 bool "Output verbose SMI debug messages"
789 default n
790 depends on HAVE_SMI_HANDLER
791 help
792 This option enables additional SMI related debug messages.
793
794 Note: This option will increase the size of the coreboot image.
795
796 If unsure, say N.
797
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000798config DEBUG_SMM_RELOCATION
799 bool "Debug SMM relocation code"
800 default n
801 depends on HAVE_SMI_HANDLER
802 help
803 This option enables additional SMM handler relocation related
804 debug messages.
805
806 Note: This option will increase the size of the coreboot image.
807
808 If unsure, say N.
809
Uwe Hermanna953f372010-11-10 00:14:32 +0000810# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
811# printk(BIOS_DEBUG, ...) calls.
812config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800813 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
814 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000815 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000816 help
817 This option enables additional malloc related debug messages.
818
819 Note: This option will increase the size of the coreboot image.
820
821 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300822
823# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
824# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300825config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800826 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
827 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300828 default n
829 help
830 This option enables additional ACPI related debug messages.
831
832 Note: This option will slightly increase the size of the coreboot image.
833
834 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300835
Uwe Hermanna953f372010-11-10 00:14:32 +0000836# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
837# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000838config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800839 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
840 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000841 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000842 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000843 help
844 This option enables additional x86emu related debug messages.
845
846 Note: This option will increase the time to emulate a ROM.
847
848 If unsure, say N.
849
Uwe Hermann01ce6012010-03-05 10:03:50 +0000850config X86EMU_DEBUG
851 bool "Output verbose x86emu debug messages"
852 default n
853 depends on PCI_OPTION_ROM_RUN_YABEL
854 help
855 This option enables additional x86emu related debug messages.
856
857 Note: This option will increase the size of the coreboot image.
858
859 If unsure, say N.
860
861config X86EMU_DEBUG_JMP
862 bool "Trace JMP/RETF"
863 default n
864 depends on X86EMU_DEBUG
865 help
866 Print information about JMP and RETF opcodes from x86emu.
867
868 Note: This option will increase the size of the coreboot image.
869
870 If unsure, say N.
871
872config X86EMU_DEBUG_TRACE
873 bool "Trace all opcodes"
874 default n
875 depends on X86EMU_DEBUG
876 help
877 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000878
Uwe Hermann01ce6012010-03-05 10:03:50 +0000879 WARNING: This will produce a LOT of output and take a long time.
880
881 Note: This option will increase the size of the coreboot image.
882
883 If unsure, say N.
884
885config X86EMU_DEBUG_PNP
886 bool "Log Plug&Play accesses"
887 default n
888 depends on X86EMU_DEBUG
889 help
890 Print Plug And Play accesses made by option ROMs.
891
892 Note: This option will increase the size of the coreboot image.
893
894 If unsure, say N.
895
896config X86EMU_DEBUG_DISK
897 bool "Log Disk I/O"
898 default n
899 depends on X86EMU_DEBUG
900 help
901 Print Disk I/O related messages.
902
903 Note: This option will increase the size of the coreboot image.
904
905 If unsure, say N.
906
907config X86EMU_DEBUG_PMM
908 bool "Log PMM"
909 default n
910 depends on X86EMU_DEBUG
911 help
912 Print messages related to POST Memory Manager (PMM).
913
914 Note: This option will increase the size of the coreboot image.
915
916 If unsure, say N.
917
918
919config X86EMU_DEBUG_VBE
920 bool "Debug VESA BIOS Extensions"
921 default n
922 depends on X86EMU_DEBUG
923 help
924 Print messages related to VESA BIOS Extension (VBE) functions.
925
926 Note: This option will increase the size of the coreboot image.
927
928 If unsure, say N.
929
930config X86EMU_DEBUG_INT10
931 bool "Redirect INT10 output to console"
932 default n
933 depends on X86EMU_DEBUG
934 help
935 Let INT10 (i.e. character output) calls print messages to debug output.
936
937 Note: This option will increase the size of the coreboot image.
938
939 If unsure, say N.
940
941config X86EMU_DEBUG_INTERRUPTS
942 bool "Log intXX calls"
943 default n
944 depends on X86EMU_DEBUG
945 help
946 Print messages related to interrupt handling.
947
948 Note: This option will increase the size of the coreboot image.
949
950 If unsure, say N.
951
952config X86EMU_DEBUG_CHECK_VMEM_ACCESS
953 bool "Log special memory accesses"
954 default n
955 depends on X86EMU_DEBUG
956 help
957 Print messages related to accesses to certain areas of the virtual
958 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
959
960 Note: This option will increase the size of the coreboot image.
961
962 If unsure, say N.
963
964config X86EMU_DEBUG_MEM
965 bool "Log all memory accesses"
966 default n
967 depends on X86EMU_DEBUG
968 help
969 Print memory accesses made by option ROM.
970 Note: This also includes accesses to fetch instructions.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_IO
977 bool "Log IO accesses"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print I/O accesses made by option ROM.
982
983 Note: This option will increase the size of the coreboot image.
984
985 If unsure, say N.
986
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200987config X86EMU_DEBUG_TIMINGS
988 bool "Output timing information"
989 default n
990 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
991 help
992 Print timing information needed by i915tool.
993
994 If unsure, say N.
995
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800996config DEBUG_TPM
997 bool "Output verbose TPM debug messages"
998 default n
999 depends on TPM
1000 help
1001 This option enables additional TPM related debug messages.
1002
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001003config DEBUG_SPI_FLASH
1004 bool "Output verbose SPI flash debug messages"
1005 default n
1006 depends on SPI_FLASH
1007 help
1008 This option enables additional SPI flash related debug messages.
1009
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001010config DEBUG_USBDEBUG
1011 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1012 default n
1013 depends on USBDEBUG
1014 help
1015 This option enables additional USB 2.0 debug dongle related messages.
1016
1017 Select this to debug the connection of usbdebug dongle. Note that
1018 you need some other working console to receive the messages.
1019
Stefan Reinauer8e073822012-04-04 00:07:22 +02001020if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1021# Only visible with the right southbridge and loglevel.
1022config DEBUG_INTEL_ME
1023 bool "Verbose logging for Intel Management Engine"
1024 default n
1025 help
1026 Enable verbose logging for Intel Management Engine driver that
1027 is present on Intel 6-series chipsets.
1028endif
1029
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001030config TRACE
1031 bool "Trace function calls"
1032 default n
1033 help
1034 If enabled, every function will print information to console once
1035 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1036 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1037 of calling function. Please note some printk releated functions
1038 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001039
1040config DEBUG_COVERAGE
1041 bool "Debug code coverage"
1042 default n
1043 depends on COVERAGE
1044 help
1045 If enabled, the code coverage hooks in coreboot will output some
1046 information about the coverage data that is dumped.
1047
Uwe Hermann168b11b2009-10-07 16:15:40 +00001048endmenu
1049
Myles Watsond73c1b52009-10-26 15:14:07 +00001050# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001051config ENABLE_APIC_EXT_ID
1052 bool
1053 default n
Myles Watson2e672732009-11-12 16:38:03 +00001054
1055config WARNINGS_ARE_ERRORS
1056 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +00001057 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001058
Peter Stuge51eafde2010-10-13 06:23:02 +00001059# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1060# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1061# mutually exclusive. One of these options must be selected in the
1062# mainboard Kconfig if the chipset supports enabling and disabling of
1063# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1064# in mainboard/Kconfig to know if the button should be enabled or not.
1065
1066config POWER_BUTTON_DEFAULT_ENABLE
1067 def_bool n
1068 help
1069 Select when the board has a power button which can optionally be
1070 disabled by the user.
1071
1072config POWER_BUTTON_DEFAULT_DISABLE
1073 def_bool n
1074 help
1075 Select when the board has a power button which can optionally be
1076 enabled by the user, e.g. when the board ships with a jumper over
1077 the power switch contacts.
1078
1079config POWER_BUTTON_FORCE_ENABLE
1080 def_bool n
1081 help
1082 Select when the board requires that the power button is always
1083 enabled.
1084
1085config POWER_BUTTON_FORCE_DISABLE
1086 def_bool n
1087 help
1088 Select when the board requires that the power button is always
1089 disabled, e.g. when it has been hardwired to ground.
1090
1091config POWER_BUTTON_IS_OPTIONAL
1092 bool
1093 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1094 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1095 help
1096 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001097
1098config REG_SCRIPT
1099 bool
1100 default y if ARCH_X86
1101 default n
1102 help
1103 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001104
1105# Maximum reboot count
1106# TODO: Improve description.
1107config MAX_REBOOT_CNT
1108 int
1109 default 3