blob: 19f4ecca5579d92dd1c9b348c8d964d403b0e689 [file] [log] [blame]
huang lina6dbfb52016-03-02 18:38:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2016 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
philipchen21b08522017-04-27 18:25:11 -070017#include <assert.h>
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070018#include <boardid.h>
Julius Wernerc49782c2016-11-21 20:14:18 -080019#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020020#include <device/mmio.h>
Lin Huangb497b482016-03-31 18:44:13 +080021#include <delay.h>
huang lina6dbfb52016-03-02 18:38:40 +080022#include <device/device.h>
Nico Huber0f2dd1e2017-08-01 14:02:40 +020023#include <device/i2c_simple.h>
Julius Wernerc49782c2016-11-21 20:14:18 -080024#include <ec/google/chromeec/ec.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070025#include <gpio.h>
Lin Huang5a4be8a2016-05-17 15:45:53 +080026#include <soc/bl31_plat_params.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070027#include <soc/clock.h>
Lin Huangb497b482016-03-31 18:44:13 +080028#include <soc/display.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070029#include <soc/grf.h>
Lin Huangadd76662017-11-23 08:50:03 +080030#include <soc/mipi.h>
Lin Huangb497b482016-03-31 18:44:13 +080031#include <soc/i2c.h>
Liangfeng Wu76655cb2016-05-26 16:06:58 +080032#include <soc/usb.h>
Lin Huangadd76662017-11-23 08:50:03 +080033#include <string.h>
Simon Glassbc679bc2016-06-19 16:09:21 -060034#include <vendorcode/google/chromeos/chromeos.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070035
Vadim Bendebury993dbe12016-05-22 15:53:37 -070036#include "board.h"
37
Brian Norrise06a1b82016-09-21 18:16:54 -070038/*
Caesar Wang212a0262017-05-24 18:02:25 +080039 * We have to drive the stronger pull-up within 1 second of powering up the
Ege Mihmanli75b15432017-11-15 17:19:58 -080040 * touchpad to prevent its firmware from falling into recovery. Not on
41 * Scarlet-based boards.
Caesar Wang212a0262017-05-24 18:02:25 +080042 */
43static void configure_touchpad(void)
44{
Julius Werner6486e782017-07-14 14:30:29 -070045 gpio_output(GPIO_TP_RST_L, 1); /* TP's I2C pull-up rail */
Caesar Wang212a0262017-05-24 18:02:25 +080046}
47
48/*
Brian Norrise06a1b82016-09-21 18:16:54 -070049 * Wifi's PDN/RST line is pulled down by its (unpowered) voltage rails, but
50 * this reset pin is pulled up by default. Let's drive it low as early as we
Philip Chena0618202017-08-23 18:02:25 -070051 * can. This only applies to boards with Marvell 8997 WiFi.
Brian Norrise06a1b82016-09-21 18:16:54 -070052 */
Julius Werner6486e782017-07-14 14:30:29 -070053static void assert_wifi_reset(void)
Brian Norrise06a1b82016-09-21 18:16:54 -070054{
Julius Werner6486e782017-07-14 14:30:29 -070055 gpio_output(GPIO_WLAN_RST_L, 0); /* Assert WLAN_MODULE_RST# */
Brian Norrise06a1b82016-09-21 18:16:54 -070056}
57
Lin Huang2f7ed8d2016-04-08 18:56:20 +080058static void configure_emmc(void)
59{
60 /* Host controller does not support programmable clock generator.
61 * If we don't do this setting, when we use phy to control the
62 * emmc clock(when clock exceed 50MHz), it will get wrong clock.
63 *
64 * Refer to TRM V0.3 Part 1 Chapter 15 PAGE 782 for this register.
65 * Please search "_CON11[7:0]" to locate register description.
66 */
67 write32(&rk3399_grf->emmccore_con[11], RK_CLRSETBITS(0xff, 0));
68
69 rkclk_configure_emmc();
70}
71
Lin Huangc9fea5c2016-08-30 15:34:42 -070072static void register_apio_suspend(void)
73{
74 static struct bl31_apio_param param_apio = {
75 .h = {
76 .type = PARAM_SUSPEND_APIO,
77 },
78 .apio = {
79 .apio1 = 1,
80 .apio2 = 1,
81 .apio3 = 1,
82 .apio4 = 1,
83 .apio5 = 1,
84 },
85 };
86 register_bl31_param(&param_apio.h);
87}
88
Lin Huang7d8ccfb2016-08-22 17:35:40 -070089static void register_gpio_suspend(void)
90{
91 /*
92 * These three GPIO params are used to shut down the 1.5V, 1.8V and
93 * 3.3V power rails, which need to be shut down ordered by voltage,
94 * with highest voltage first.
95 * Since register_bl31() appends to the front of the list, we need to
96 * register them backwards, with 1.5V coming first.
Ege Mihmanli75b15432017-11-15 17:19:58 -080097 * 1.5V and 1.8V are EC-controlled on Scarlet derivatives,
98 * so we skip them.
Lin Huang7d8ccfb2016-08-22 17:35:40 -070099 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800100 if (!CONFIG(GRU_BASEBOARD_SCARLET)) {
Julius Werner2be64042017-09-01 14:27:46 -0700101 static struct bl31_gpio_param param_p15_en = {
102 .h = { .type = PARAM_SUSPEND_GPIO },
103 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
104 };
105 param_p15_en.gpio.index = GPIO_P15V_EN.raw;
106 register_bl31_param(&param_p15_en.h);
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700107
Julius Werner2be64042017-09-01 14:27:46 -0700108 static struct bl31_gpio_param param_p18_audio_en = {
109 .h = { .type = PARAM_SUSPEND_GPIO },
110 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
111 };
112 param_p18_audio_en.gpio.index = GPIO_P18V_AUDIO_PWREN.raw;
113 register_bl31_param(&param_p18_audio_en.h);
114 }
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700115
116 static struct bl31_gpio_param param_p30_en = {
Julius Werner2be64042017-09-01 14:27:46 -0700117 .h = { .type = PARAM_SUSPEND_GPIO },
118 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700119 };
Julius Werner4ed8b302017-07-14 14:25:39 -0700120 param_p30_en.gpio.index = GPIO_P30V_EN.raw;
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700121 register_bl31_param(&param_p30_en.h);
122}
123
Lin Huang5a4be8a2016-05-17 15:45:53 +0800124static void register_reset_to_bl31(void)
125{
126 static struct bl31_gpio_param param_reset = {
127 .h = {
128 .type = PARAM_RESET,
129 },
130 .gpio = {
131 .polarity = 1,
132 },
133 };
134
135 /* gru/kevin reset pin: gpio0b3 */
Julius Werner4ed8b302017-07-14 14:25:39 -0700136 param_reset.gpio.index = GPIO_RESET.raw,
Lin Huang5a4be8a2016-05-17 15:45:53 +0800137
138 register_bl31_param(&param_reset.h);
139}
140
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800141static void register_poweroff_to_bl31(void)
142{
143 static struct bl31_gpio_param param_poweroff = {
144 .h = {
145 .type = PARAM_POWEROFF,
146 },
147 .gpio = {
148 .polarity = 1,
149 },
150 };
151
152 /*
153 * gru/kevin power off pin: gpio1a6,
154 * reuse with tsadc int pin, so iomux need set back to
155 * gpio in BL31 and depthcharge before you setting this gpio
156 */
Julius Werner4ed8b302017-07-14 14:25:39 -0700157 param_poweroff.gpio.index = GPIO_POWEROFF.raw,
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800158
159 register_bl31_param(&param_poweroff.h);
160}
161
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700162static void configure_sdmmc(void)
163{
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700164 gpio_output(GPIO(2, A, 2), 1); /* SDMMC_SDIO_PWR_EN */
Vadim Bendebury2832c412016-05-11 15:03:44 +0800165
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800166 /* set SDMMC_DET_L pin */
Julius Wernercd49cce2019-03-05 16:53:33 -0800167 if (CONFIG(GRU_BASEBOARD_SCARLET))
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800168 /*
169 * do not have external pull up, so need to
170 * set this pin internal pull up
171 */
172 gpio_input_pullup(GPIO(1, B, 3));
Vadim Bendebury2832c412016-05-11 15:03:44 +0800173 else
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -0700174 gpio_input(GPIO(4, D, 0));
Vadim Bendebury2832c412016-05-11 15:03:44 +0800175
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800176 /*
177 * Keep sd card io domain 3v
Ege Mihmanli75b15432017-11-15 17:19:58 -0800178 * In Scarlet derivatives, this GPIO set to high will get 3v,
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800179 * With other board variants setting this GPIO low results in 3V.
180 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800181 if (CONFIG(GRU_BASEBOARD_SCARLET))
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800182 gpio_output(GPIO(2, D, 4), 1);
183 else
184 gpio_output(GPIO(2, D, 4), 0);
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -0700185
Julius Werner7feb86b2016-09-02 11:25:56 -0700186 gpio_input(GPIO(4, B, 0)); /* SDMMC0_D0 remove pull-up */
187 gpio_input(GPIO(4, B, 1)); /* SDMMC0_D1 remove pull-up */
188 gpio_input(GPIO(4, B, 2)); /* SDMMC0_D2 remove pull-up */
189 gpio_input(GPIO(4, B, 3)); /* SDMMC0_D3 remove pull-up */
190 gpio_input(GPIO(4, B, 4)); /* SDMMC0_CLK remove pull-down */
191 gpio_input(GPIO(4, B, 5)); /* SDMMC0_CMD remove pull-up */
192
Vadim Bendeburyad6ee022016-05-12 16:54:00 +0800193 write32(&rk3399_grf->gpio2_p[2][1], RK_CLRSETBITS(0xfff, 0));
194
195 /*
196 * Set all outputs' drive strength to 8 mA. Group 4 bank B driver
197 * strength requires three bits per pin. Value of 2 written in that
198 * three bit field means '8 mA', as deduced from the kernel code.
199 *
200 * Thus the six pins involved in SDMMC interface require 18 bits to
201 * configure drive strength, but each 32 bit register provides only 16
202 * bits for this setting, this covers 5 pins fully and one bit from
203 * the 6th pin. Two more bits spill over to the next register. This is
204 * described on page 378 of rk3399 TRM Version 0.3 Part 1.
205 */
206 write32(&rk3399_grf->gpio4b_e01,
207 RK_CLRSETBITS(0xffff,
208 (2 << 0) | (2 << 3) |
209 (2 << 6) | (2 << 9) | (2 << 12)));
210 write32(&rk3399_grf->gpio4b_e2, RK_CLRSETBITS(3, 1));
211
212 /* And now set the multiplexor to enable SDMMC0. */
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700213 write32(&rk3399_grf->iomux_sdmmc, IOMUX_SDMMC);
214}
huang lina6dbfb52016-03-02 18:38:40 +0800215
Xing Zheng96fbc312016-05-19 11:39:20 +0800216static void configure_codec(void)
217{
Julius Werner7feb86b2016-09-02 11:25:56 -0700218 gpio_input(GPIO(3, D, 0)); /* I2S0_SCLK remove pull-up */
219 gpio_input(GPIO(3, D, 1)); /* I2S0_RX remove pull-up */
220 gpio_input(GPIO(3, D, 2)); /* I2S0_TX remove pull-up */
221 gpio_input(GPIO(3, D, 3)); /* I2S0_SDI0 remove pull-up */
Julius Werner5598db22017-12-08 16:42:59 -0800222 /* GPIOs 3_D4 - 3_D6 not used for I2S and are SKU ID pins on Scarlet. */
Julius Werner7feb86b2016-09-02 11:25:56 -0700223 gpio_input(GPIO(3, D, 7)); /* I2S0_SDO0 remove pull-up */
224 gpio_input(GPIO(4, A, 0)); /* I2S0_MCLK remove pull-up */
225
Julius Werner5598db22017-12-08 16:42:59 -0800226 write32(&rk3399_grf->iomux_i2s0, IOMUX_I2S0_SD0);
Xing Zheng96fbc312016-05-19 11:39:20 +0800227 write32(&rk3399_grf->iomux_i2sclk, IOMUX_I2SCLK);
228
Julius Wernercd49cce2019-03-05 16:53:33 -0800229 if (!CONFIG(GRU_BASEBOARD_SCARLET))
Julius Werner1ab8c012017-11-03 15:23:09 -0700230 gpio_output(GPIO_P18V_AUDIO_PWREN, 1);
231 gpio_output(GPIO_SPK_PA_EN, 0);
Xing Zheng96fbc312016-05-19 11:39:20 +0800232
233 rkclk_configure_i2s(12288000);
234}
235
Lin Huangb497b482016-03-31 18:44:13 +0800236static void configure_display(void)
237{
Ege Mihmanlibeb04682017-11-20 11:54:02 -0800238 /*
239 * Rainier is Scarlet-derived, but uses EDP so use board-specific
240 * config rather than baseboard.
241 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800242 if (CONFIG(BOARD_GOOGLE_SCARLET)) {
Julius Werner6486e782017-07-14 14:30:29 -0700243 gpio_output(GPIO(4, D, 1), 0); /* DISPLAY_RST_L */
244 gpio_output(GPIO(4, D, 3), 1); /* PPVARP_LCD */
245 mdelay(10);
246 gpio_output(GPIO(4, D, 4), 1); /* PPVARN_LCD */
247 mdelay(20 + 2); /* add 2ms for bias rise time */
248 gpio_output(GPIO(4, D, 1), 1); /* DISPLAY_RST_L */
249 mdelay(30);
250 } else {
251 /* set pinmux for edp HPD */
252 gpio_input_pulldown(GPIO(4, C, 7));
253 write32(&rk3399_grf->iomux_edp_hotplug, IOMUX_EDP_HOTPLUG);
Lin Huangb497b482016-03-31 18:44:13 +0800254
Julius Werner6486e782017-07-14 14:30:29 -0700255 gpio_output(GPIO(4, D, 3), 1); /* P3.3V_DISP */
256 }
Lin Huangb497b482016-03-31 18:44:13 +0800257}
258
Julius Wernerc49782c2016-11-21 20:14:18 -0800259static void usb_power_cycle(int port)
260{
261 if (google_chromeec_set_usb_pd_role(port, USB_PD_CTRL_ROLE_FORCE_SINK))
262 printk(BIOS_ERR, "ERROR: Cannot force USB%d PD sink\n", port);
263
264 mdelay(10); /* Make sure USB stick is fully depowered. */
265
266 if (google_chromeec_set_usb_pd_role(port, USB_PD_CTRL_ROLE_TOGGLE_ON))
267 printk(BIOS_ERR, "ERROR: Cannot restore USB%d PD mode\n", port);
268}
269
philipchen21b08522017-04-27 18:25:11 -0700270static void setup_usb(int port)
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800271{
philipchen21b08522017-04-27 18:25:11 -0700272 /* Must be PHY0 or PHY1. */
273 assert(port == 0 || port == 1);
274
William wu605a87c2017-01-09 19:02:39 +0800275 /*
276 * A few magic PHY tuning values that improve eye diagram amplitude
277 * and make it extra sure we get reliable communication in firmware
278 * Set max ODT compensation voltage and current tuning reference.
279 */
philipchen21b08522017-04-27 18:25:11 -0700280 write32(&rk3399_grf->usbphy_ctrl[port][3], RK_CLRSETBITS(0xfff, 0x2e3));
William wu9f470b12016-11-10 19:34:45 +0800281
Caesar Wang9e588002017-02-10 11:16:13 +0800282 /* Set max pre-emphasis level on PHY0 and PHY1. */
philipchen21b08522017-04-27 18:25:11 -0700283 write32(&rk3399_grf->usbphy_ctrl[port][12],
Caesar Wang9e588002017-02-10 11:16:13 +0800284 RK_CLRSETBITS(0xffff, 0xa7));
William wu9f470b12016-11-10 19:34:45 +0800285
Caesar Wang9e588002017-02-10 11:16:13 +0800286 /*
William wuebbdd282017-01-23 20:54:22 +0800287 * 1. Disable the pre-emphasize in eop state and chirp
Caesar Wang9e588002017-02-10 11:16:13 +0800288 * state to avoid mis-trigger the disconnect detection
289 * and also avoid high-speed handshake fail for PHY0
290 * and PHY1 consist of otg-port and host-port.
William wuebbdd282017-01-23 20:54:22 +0800291 *
292 * 2. Configure PHY0 and PHY1 otg-ports squelch detection
293 * threshold to 125mV (default is 150mV).
Caesar Wang9e588002017-02-10 11:16:13 +0800294 */
philipchen21b08522017-04-27 18:25:11 -0700295 write32(&rk3399_grf->usbphy_ctrl[port][0],
William wuebbdd282017-01-23 20:54:22 +0800296 RK_CLRSETBITS(7 << 13 | 3 << 0, 6 << 13));
philipchen21b08522017-04-27 18:25:11 -0700297 write32(&rk3399_grf->usbphy_ctrl[port][13], RK_CLRBITS(3 << 0));
William wu9f470b12016-11-10 19:34:45 +0800298
Caesar Wang9e588002017-02-10 11:16:13 +0800299 /*
300 * ODT auto compensation bypass, and set max driver
301 * strength only for PHY0 and PHY1 otg-port.
302 */
philipchen21b08522017-04-27 18:25:11 -0700303 write32(&rk3399_grf->usbphy_ctrl[port][2],
Caesar Wang9e588002017-02-10 11:16:13 +0800304 RK_CLRSETBITS(0x7e << 4, 0x60 << 4));
William wu9f470b12016-11-10 19:34:45 +0800305
Caesar Wang9e588002017-02-10 11:16:13 +0800306 /*
307 * ODT auto refresh bypass, and set the max bias current
308 * tuning reference only for PHY0 and PHY1 otg-port.
309 */
philipchen21b08522017-04-27 18:25:11 -0700310 write32(&rk3399_grf->usbphy_ctrl[port][3],
Caesar Wang9e588002017-02-10 11:16:13 +0800311 RK_CLRSETBITS(0x21c, 1 << 4));
William wu605a87c2017-01-09 19:02:39 +0800312
Caesar Wang9e588002017-02-10 11:16:13 +0800313 /*
314 * ODT auto compensation bypass, and set default driver
315 * strength only for PHY0 and PHY1 host-port.
316 */
philipchen21b08522017-04-27 18:25:11 -0700317 write32(&rk3399_grf->usbphy_ctrl[port][15], RK_SETBITS(1 << 10));
William wu605a87c2017-01-09 19:02:39 +0800318
Caesar Wang9e588002017-02-10 11:16:13 +0800319 /* ODT auto refresh bypass only for PHY0 and PHY1 host-port. */
philipchen21b08522017-04-27 18:25:11 -0700320 write32(&rk3399_grf->usbphy_ctrl[port][16], RK_CLRBITS(1 << 9));
Julius Werner1c8491c2016-08-15 17:58:05 -0700321
philipchen21b08522017-04-27 18:25:11 -0700322 if (port == 0)
323 setup_usb_otg0();
324 else
325 setup_usb_otg1();
Julius Wernerc49782c2016-11-21 20:14:18 -0800326
327 /*
328 * Need to power-cycle USB ports for use in firmware, since some devices
329 * can't fall back to USB 2.0 after they saw SuperSpeed terminations.
330 * This takes about a dozen milliseconds, so only do it in boot modes
331 * that have firmware UI (which one could select USB boot from).
332 */
philipchen21b08522017-04-27 18:25:11 -0700333 if (display_init_required())
334 usb_power_cycle(port);
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800335}
336
Elyes HAOUASd129d432018-05-04 20:23:33 +0200337static void mainboard_init(struct device *dev)
huang lina6dbfb52016-03-02 18:38:40 +0800338{
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700339 configure_sdmmc();
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800340 configure_emmc();
Xing Zheng96fbc312016-05-19 11:39:20 +0800341 configure_codec();
Julius Werner6486e782017-07-14 14:30:29 -0700342 if (display_init_required())
343 configure_display();
philipchen21b08522017-04-27 18:25:11 -0700344 setup_usb(0);
Julius Wernercd49cce2019-03-05 16:53:33 -0800345 if (CONFIG(GRU_HAS_WLAN_RESET))
Philip Chena0618202017-08-23 18:02:25 -0700346 assert_wifi_reset();
Julius Wernercd49cce2019-03-05 16:53:33 -0800347 if (!CONFIG(GRU_BASEBOARD_SCARLET)) {
Julius Werner6486e782017-07-14 14:30:29 -0700348 configure_touchpad(); /* Scarlet: works differently */
349 setup_usb(1); /* Scarlet: only one USB port */
Julius Werner6486e782017-07-14 14:30:29 -0700350 }
Julius Werner2be64042017-09-01 14:27:46 -0700351 register_gpio_suspend();
Lin Huang5a4be8a2016-05-17 15:45:53 +0800352 register_reset_to_bl31();
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800353 register_poweroff_to_bl31();
Lin Huangc9fea5c2016-08-30 15:34:42 -0700354 register_apio_suspend();
Lin Huangb497b482016-03-31 18:44:13 +0800355}
356
Philip Chena304b692017-04-06 10:17:08 -0700357static void prepare_backlight_i2c(void)
Lin Huangb497b482016-03-31 18:44:13 +0800358{
Julius Werner7feb86b2016-09-02 11:25:56 -0700359 gpio_input(GPIO(1, B, 7)); /* I2C0_SDA remove pull_up */
360 gpio_input(GPIO(1, C, 0)); /* I2C0_SCL remove pull_up */
361
362 i2c_init(0, 100*KHz);
363
Lin Huangb497b482016-03-31 18:44:13 +0800364 write32(&rk3399_pmugrf->iomux_i2c0_sda, IOMUX_I2C0_SDA);
365 write32(&rk3399_pmugrf->iomux_i2c0_scl, IOMUX_I2C0_SCL);
Lin Huangb497b482016-03-31 18:44:13 +0800366}
367
368void mainboard_power_on_backlight(void)
369{
Lin Huang18617bf2017-11-20 14:57:22 +0800370 gpio_output(GPIO_BL_EN, 1); /* BL_EN */
371
372 /* Configure as output GPIO, to be toggled by payload. */
Julius Wernercd49cce2019-03-05 16:53:33 -0800373 if (CONFIG(GRU_BASEBOARD_SCARLET))
Lin Huang18617bf2017-11-20 14:57:22 +0800374 gpio_output(GPIO_BACKLIGHT, 0);
Lin Huangb497b482016-03-31 18:44:13 +0800375
Julius Wernercd49cce2019-03-05 16:53:33 -0800376 if (CONFIG(BOARD_GOOGLE_GRU))
Philip Chena304b692017-04-06 10:17:08 -0700377 prepare_backlight_i2c();
huang lina6dbfb52016-03-02 18:38:40 +0800378}
379
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800380static struct panel_init_command innolux_p097pfg_init_cmds[] = {
381 /* page 0 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800382 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x00),
383 MIPI_INIT_CMD(0xB1, 0xE8, 0x11),
384 MIPI_INIT_CMD(0xB2, 0x25, 0x02),
385 MIPI_INIT_CMD(0xB5, 0x08, 0x00),
386 MIPI_INIT_CMD(0xBC, 0x0F, 0x00),
387 MIPI_INIT_CMD(0xB8, 0x03, 0x06, 0x00, 0x00),
388 MIPI_INIT_CMD(0xBD, 0x01, 0x90, 0x14, 0x14),
389 MIPI_INIT_CMD(0x6F, 0x01),
390 MIPI_INIT_CMD(0xC0, 0x03),
391 MIPI_INIT_CMD(0x6F, 0x02),
392 MIPI_INIT_CMD(0xC1, 0x0D),
393 MIPI_INIT_CMD(0xD9, 0x01, 0x09, 0x70),
394 MIPI_INIT_CMD(0xC5, 0x12, 0x21, 0x00),
395 MIPI_INIT_CMD(0xBB, 0x93, 0x93),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800396
397 /* page 1 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800398 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x01),
399 MIPI_INIT_CMD(0xB3, 0x3C, 0x3C),
400 MIPI_INIT_CMD(0xB4, 0x0F, 0x0F),
401 MIPI_INIT_CMD(0xB9, 0x45, 0x45),
402 MIPI_INIT_CMD(0xBA, 0x14, 0x14),
403 MIPI_INIT_CMD(0xCA, 0x02),
404 MIPI_INIT_CMD(0xCE, 0x04),
405 MIPI_INIT_CMD(0xC3, 0x9B, 0x9B),
406 MIPI_INIT_CMD(0xD8, 0xC0, 0x03),
407 MIPI_INIT_CMD(0xBC, 0x82, 0x01),
408 MIPI_INIT_CMD(0xBD, 0x9E, 0x01),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800409
410 /* page 2 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800411 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x02),
412 MIPI_INIT_CMD(0xB0, 0x82),
413 MIPI_INIT_CMD(0xD1, 0x00, 0x00, 0x00, 0x3E, 0x00, 0x82, 0x00, 0xA5,
414 0x00, 0xC1, 0x00, 0xEA, 0x01, 0x0D, 0x01, 0x40),
415 MIPI_INIT_CMD(0xD2, 0x01, 0x6A, 0x01, 0xA8, 0x01, 0xDC, 0x02, 0x29,
416 0x02, 0x67, 0x02, 0x68, 0x02, 0xA8, 0x02, 0xF0),
417 MIPI_INIT_CMD(0xD3, 0x03, 0x19, 0x03, 0x49, 0x03, 0x67, 0x03, 0x8C,
418 0x03, 0xA6, 0x03, 0xC7, 0x03, 0xDE, 0x03, 0xEC),
419 MIPI_INIT_CMD(0xD4, 0x03, 0xFF, 0x03, 0xFF),
420 MIPI_INIT_CMD(0xE0, 0x00, 0x00, 0x00, 0x86, 0x00, 0xC5, 0x00, 0xE5,
421 0x00, 0xFF, 0x01, 0x26, 0x01, 0x45, 0x01, 0x75),
422 MIPI_INIT_CMD(0xE1, 0x01, 0x9C, 0x01, 0xD5, 0x02, 0x05, 0x02, 0x4D,
423 0x02, 0x86, 0x02, 0x87, 0x02, 0xC3, 0x03, 0x03),
424 MIPI_INIT_CMD(0xE2, 0x03, 0x2A, 0x03, 0x56, 0x03, 0x72, 0x03, 0x94,
425 0x03, 0xAC, 0x03, 0xCB, 0x03, 0xE0, 0x03, 0xED),
426 MIPI_INIT_CMD(0xE3, 0x03, 0xFF, 0x03, 0xFF),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800427
428 /* page 3 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800429 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x03),
430 MIPI_INIT_CMD(0xB0, 0x00, 0x00, 0x00, 0x00),
431 MIPI_INIT_CMD(0xB1, 0x00, 0x00, 0x00, 0x00),
432 MIPI_INIT_CMD(0xB2, 0x00, 0x00, 0x06, 0x04, 0x01, 0x40, 0x85),
433 MIPI_INIT_CMD(0xB3, 0x10, 0x07, 0xFC, 0x04, 0x01, 0x40, 0x80),
434 MIPI_INIT_CMD(0xB6, 0xF0, 0x08, 0x00, 0x04, 0x00, 0x00, 0x00, 0x01,
435 0x40, 0x80),
436 MIPI_INIT_CMD(0xBA, 0xC5, 0x07, 0x00, 0x04, 0x11, 0x25, 0x8C),
437 MIPI_INIT_CMD(0xBB, 0xC5, 0x07, 0x00, 0x03, 0x11, 0x25, 0x8C),
438 MIPI_INIT_CMD(0xC0, 0x00, 0x3C, 0x00, 0x00, 0x00, 0x80, 0x80),
439 MIPI_INIT_CMD(0xC1, 0x00, 0x3C, 0x00, 0x00, 0x00, 0x80, 0x80),
440 MIPI_INIT_CMD(0xC4, 0x00, 0x00),
441 MIPI_INIT_CMD(0xEF, 0x41),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800442
443 /* page 4 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800444 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x04),
445 MIPI_INIT_CMD(0xEC, 0x4C),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800446
447 /* page 5 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800448 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x05),
449 MIPI_INIT_CMD(0xB0, 0x13, 0x03, 0x03, 0x01),
450 MIPI_INIT_CMD(0xB1, 0x30, 0x00),
451 MIPI_INIT_CMD(0xB2, 0x02, 0x02, 0x00),
452 MIPI_INIT_CMD(0xB3, 0x82, 0x23, 0x82, 0x9D),
453 MIPI_INIT_CMD(0xB4, 0xC5, 0x75, 0x24, 0x57),
454 MIPI_INIT_CMD(0xB5, 0x00, 0xD4, 0x72, 0x11, 0x11, 0xAB, 0x0A),
455 MIPI_INIT_CMD(0xB6, 0x00, 0x00, 0xD5, 0x72, 0x24, 0x56),
456 MIPI_INIT_CMD(0xB7, 0x5C, 0xDC, 0x5C, 0x5C),
457 MIPI_INIT_CMD(0xB9, 0x0C, 0x00, 0x00, 0x01, 0x00),
458 MIPI_INIT_CMD(0xC0, 0x75, 0x11, 0x11, 0x54, 0x05),
459 MIPI_INIT_CMD(0xC6, 0x00, 0x00, 0x00, 0x00),
460 MIPI_INIT_CMD(0xD0, 0x00, 0x48, 0x08, 0x00, 0x00),
461 MIPI_INIT_CMD(0xD1, 0x00, 0x48, 0x09, 0x00, 0x00),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800462
463 /* page 6 */
Lin Huang1cce10e2018-02-02 10:07:52 +0800464 MIPI_INIT_CMD(0xF0, 0x55, 0xAA, 0x52, 0x08, 0x06),
465 MIPI_INIT_CMD(0xB0, 0x02, 0x32, 0x32, 0x08, 0x2F),
466 MIPI_INIT_CMD(0xB1, 0x2E, 0x15, 0x14, 0x13, 0x12),
467 MIPI_INIT_CMD(0xB2, 0x11, 0x10, 0x00, 0x3D, 0x3D),
468 MIPI_INIT_CMD(0xB3, 0x3D, 0x3D, 0x3D, 0x3D, 0x3D),
469 MIPI_INIT_CMD(0xB4, 0x3D, 0x32),
470 MIPI_INIT_CMD(0xB5, 0x03, 0x32, 0x32, 0x09, 0x2F),
471 MIPI_INIT_CMD(0xB6, 0x2E, 0x1B, 0x1A, 0x19, 0x18),
472 MIPI_INIT_CMD(0xB7, 0x17, 0x16, 0x01, 0x3D, 0x3D),
473 MIPI_INIT_CMD(0xB8, 0x3D, 0x3D, 0x3D, 0x3D, 0x3D),
474 MIPI_INIT_CMD(0xB9, 0x3D, 0x32),
475 MIPI_INIT_CMD(0xC0, 0x01, 0x32, 0x32, 0x09, 0x2F),
476 MIPI_INIT_CMD(0xC1, 0x2E, 0x1A, 0x1B, 0x16, 0x17),
477 MIPI_INIT_CMD(0xC2, 0x18, 0x19, 0x03, 0x3D, 0x3D),
478 MIPI_INIT_CMD(0xC3, 0x3D, 0x3D, 0x3D, 0x3D, 0x3D),
479 MIPI_INIT_CMD(0xC4, 0x3D, 0x32),
480 MIPI_INIT_CMD(0xC5, 0x00, 0x32, 0x32, 0x08, 0x2F),
481 MIPI_INIT_CMD(0xC6, 0x2E, 0x14, 0x15, 0x10, 0x11),
482 MIPI_INIT_CMD(0xC7, 0x12, 0x13, 0x02, 0x3D, 0x3D),
483 MIPI_INIT_CMD(0xC8, 0x3D, 0x3D, 0x3D, 0x3D, 0x3D),
484 MIPI_INIT_CMD(0xC9, 0x3D, 0x32),
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800485
486 {},
487};
488
Lin Huangadd76662017-11-23 08:50:03 +0800489static struct panel_init_command kd097d04_init_commands[] = {
490 /* voltage setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800491 MIPI_INIT_CMD(0xB0, 0x00),
492 MIPI_INIT_CMD(0xB2, 0x02),
493 MIPI_INIT_CMD(0xB3, 0x11),
494 MIPI_INIT_CMD(0xB4, 0x00),
495 MIPI_INIT_CMD(0xB6, 0x80),
Lin Huangadd76662017-11-23 08:50:03 +0800496 /* VCOM disable */
Brian Norriscc761e82018-03-07 13:11:47 -0800497 MIPI_INIT_CMD(0xB7, 0x02),
Lin Huang0499ce92018-01-17 14:24:14 +0800498 MIPI_INIT_CMD(0xB8, 0x80),
499 MIPI_INIT_CMD(0xBA, 0x43),
Lin Huangadd76662017-11-23 08:50:03 +0800500 /* VCOM setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800501 MIPI_INIT_CMD(0xBB, 0x53),
Lin Huangadd76662017-11-23 08:50:03 +0800502 /* VSP setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800503 MIPI_INIT_CMD(0xBC, 0x0A),
Lin Huangadd76662017-11-23 08:50:03 +0800504 /* VSN setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800505 MIPI_INIT_CMD(0xBD, 0x4A),
Lin Huangadd76662017-11-23 08:50:03 +0800506 /* VGH setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800507 MIPI_INIT_CMD(0xBE, 0x2F),
Lin Huangadd76662017-11-23 08:50:03 +0800508 /* VGL setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800509 MIPI_INIT_CMD(0xBF, 0x1A),
510 MIPI_INIT_CMD(0xF0, 0x39),
Brian Norriscc761e82018-03-07 13:11:47 -0800511 MIPI_INIT_CMD(0xF1, 0x22),
Lin Huangadd76662017-11-23 08:50:03 +0800512 /* Gamma setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800513 MIPI_INIT_CMD(0xB0, 0x02),
514 MIPI_INIT_CMD(0xC0, 0x00),
515 MIPI_INIT_CMD(0xC1, 0x01),
516 MIPI_INIT_CMD(0xC2, 0x0B),
517 MIPI_INIT_CMD(0xC3, 0x15),
518 MIPI_INIT_CMD(0xC4, 0x22),
519 MIPI_INIT_CMD(0xC5, 0x11),
520 MIPI_INIT_CMD(0xC6, 0x15),
521 MIPI_INIT_CMD(0xC7, 0x19),
522 MIPI_INIT_CMD(0xC8, 0x1A),
523 MIPI_INIT_CMD(0xC9, 0x16),
524 MIPI_INIT_CMD(0xCA, 0x18),
525 MIPI_INIT_CMD(0xCB, 0x13),
526 MIPI_INIT_CMD(0xCC, 0x18),
527 MIPI_INIT_CMD(0xCD, 0x13),
528 MIPI_INIT_CMD(0xCE, 0x1C),
529 MIPI_INIT_CMD(0xCF, 0x19),
530 MIPI_INIT_CMD(0xD0, 0x21),
531 MIPI_INIT_CMD(0xD1, 0x2C),
532 MIPI_INIT_CMD(0xD2, 0x2F),
533 MIPI_INIT_CMD(0xD3, 0x30),
534 MIPI_INIT_CMD(0xD4, 0x19),
535 MIPI_INIT_CMD(0xD5, 0x1F),
536 MIPI_INIT_CMD(0xD6, 0x00),
537 MIPI_INIT_CMD(0xD7, 0x01),
538 MIPI_INIT_CMD(0xD8, 0x0B),
539 MIPI_INIT_CMD(0xD9, 0x15),
540 MIPI_INIT_CMD(0xDA, 0x22),
541 MIPI_INIT_CMD(0xDB, 0x11),
542 MIPI_INIT_CMD(0xDC, 0x15),
543 MIPI_INIT_CMD(0xDD, 0x19),
544 MIPI_INIT_CMD(0xDE, 0x1A),
545 MIPI_INIT_CMD(0xDF, 0x16),
546 MIPI_INIT_CMD(0xE0, 0x18),
547 MIPI_INIT_CMD(0xE1, 0x13),
548 MIPI_INIT_CMD(0xE2, 0x18),
549 MIPI_INIT_CMD(0xE3, 0x13),
550 MIPI_INIT_CMD(0xE4, 0x1C),
551 MIPI_INIT_CMD(0xE5, 0x19),
552 MIPI_INIT_CMD(0xE6, 0x21),
553 MIPI_INIT_CMD(0xE7, 0x2C),
554 MIPI_INIT_CMD(0xE8, 0x2F),
555 MIPI_INIT_CMD(0xE9, 0x30),
556 MIPI_INIT_CMD(0xEA, 0x19),
557 MIPI_INIT_CMD(0xEB, 0x1F),
Lin Huangadd76662017-11-23 08:50:03 +0800558 /* GOA MUX setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800559 MIPI_INIT_CMD(0xB0, 0x01),
560 MIPI_INIT_CMD(0xC0, 0x10),
561 MIPI_INIT_CMD(0xC1, 0x0F),
562 MIPI_INIT_CMD(0xC2, 0x0E),
563 MIPI_INIT_CMD(0xC3, 0x0D),
564 MIPI_INIT_CMD(0xC4, 0x0C),
565 MIPI_INIT_CMD(0xC5, 0x0B),
566 MIPI_INIT_CMD(0xC6, 0x0A),
567 MIPI_INIT_CMD(0xC7, 0x09),
568 MIPI_INIT_CMD(0xC8, 0x08),
569 MIPI_INIT_CMD(0xC9, 0x07),
570 MIPI_INIT_CMD(0xCA, 0x06),
571 MIPI_INIT_CMD(0xCB, 0x05),
572 MIPI_INIT_CMD(0xCC, 0x00),
573 MIPI_INIT_CMD(0xCD, 0x01),
574 MIPI_INIT_CMD(0xCE, 0x02),
575 MIPI_INIT_CMD(0xCF, 0x03),
576 MIPI_INIT_CMD(0xD0, 0x04),
577 MIPI_INIT_CMD(0xD6, 0x10),
578 MIPI_INIT_CMD(0xD7, 0x0F),
579 MIPI_INIT_CMD(0xD8, 0x0E),
580 MIPI_INIT_CMD(0xD9, 0x0D),
581 MIPI_INIT_CMD(0xDA, 0x0C),
582 MIPI_INIT_CMD(0xDB, 0x0B),
583 MIPI_INIT_CMD(0xDC, 0x0A),
584 MIPI_INIT_CMD(0xDD, 0x09),
585 MIPI_INIT_CMD(0xDE, 0x08),
586 MIPI_INIT_CMD(0xDF, 0x07),
587 MIPI_INIT_CMD(0xE0, 0x06),
588 MIPI_INIT_CMD(0xE1, 0x05),
589 MIPI_INIT_CMD(0xE2, 0x00),
590 MIPI_INIT_CMD(0xE3, 0x01),
591 MIPI_INIT_CMD(0xE4, 0x02),
592 MIPI_INIT_CMD(0xE5, 0x03),
593 MIPI_INIT_CMD(0xE6, 0x04),
594 MIPI_INIT_CMD(0xE7, 0x00),
595 MIPI_INIT_CMD(0xEC, 0xC0),
Lin Huangadd76662017-11-23 08:50:03 +0800596 /* GOA timing setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800597 MIPI_INIT_CMD(0xB0, 0x03),
598 MIPI_INIT_CMD(0xC0, 0x01),
599 MIPI_INIT_CMD(0xC2, 0x6F),
600 MIPI_INIT_CMD(0xC3, 0x6F),
601 MIPI_INIT_CMD(0xC5, 0x36),
602 MIPI_INIT_CMD(0xC8, 0x08),
603 MIPI_INIT_CMD(0xC9, 0x04),
604 MIPI_INIT_CMD(0xCA, 0x41),
605 MIPI_INIT_CMD(0xCC, 0x43),
606 MIPI_INIT_CMD(0xCF, 0x60),
607 MIPI_INIT_CMD(0xD2, 0x04),
608 MIPI_INIT_CMD(0xD3, 0x04),
609 MIPI_INIT_CMD(0xD4, 0x03),
610 MIPI_INIT_CMD(0xD5, 0x02),
611 MIPI_INIT_CMD(0xD6, 0x01),
612 MIPI_INIT_CMD(0xD7, 0x00),
613 MIPI_INIT_CMD(0xDB, 0x01),
614 MIPI_INIT_CMD(0xDE, 0x36),
615 MIPI_INIT_CMD(0xE6, 0x6F),
616 MIPI_INIT_CMD(0xE7, 0x6F),
Lin Huangadd76662017-11-23 08:50:03 +0800617 /* GOE setting */
Lin Huang0499ce92018-01-17 14:24:14 +0800618 MIPI_INIT_CMD(0xB0, 0x06),
619 MIPI_INIT_CMD(0xB8, 0xA5),
620 MIPI_INIT_CMD(0xC0, 0xA5),
621 MIPI_INIT_CMD(0xD5, 0x3F),
622 {},
Lin Huangadd76662017-11-23 08:50:03 +0800623};
624
625const struct mipi_panel_data kd097d04_panel = {
626 .mipi_num = 2,
627 .format = MIPI_DSI_FMT_RGB888,
628 .lanes = 8,
629 .display_on_udelay = 120000,
630 .video_mode_udelay = 5000,
631 .init_cmd = kd097d04_init_commands,
Lin Huangadd76662017-11-23 08:50:03 +0800632};
633
634static const struct edid_mode kd097d04_edid_mode = {
635 .name = "1536x2048@60Hz",
Lin Huangab21ab92017-12-06 10:18:10 +0800636 .pixel_clock = 216000,
Lin Huangadd76662017-11-23 08:50:03 +0800637 .refresh = 60,
638 .ha = 1536,
Lin Huangab21ab92017-12-06 10:18:10 +0800639 .hbl = 186,
640 .hso = 81,
Lin Huangadd76662017-11-23 08:50:03 +0800641 .hspw = 24,
642 .va = 2048,
Lin Huangab21ab92017-12-06 10:18:10 +0800643 .vbl = 42,
Lin Huangadd76662017-11-23 08:50:03 +0800644 .vso = 17,
645 .vspw = 2,
646};
647
Lin Huang318a03a2017-12-08 10:31:46 +0800648const struct mipi_panel_data inx097pfg_panel = {
649 .mipi_num = 2,
650 .format = MIPI_DSI_FMT_RGB888,
651 .lanes = 8,
652 .display_on_udelay = 120000,
653 .video_mode_udelay = 5000,
Lin Huang3c0d7cf2018-01-18 11:24:28 +0800654 .init_cmd = innolux_p097pfg_init_cmds,
Lin Huang318a03a2017-12-08 10:31:46 +0800655};
656
657static const struct edid_mode inx097pfg_edid_mode = {
658 .name = "1536x2048@60Hz",
659 .pixel_clock = 220000,
660 .refresh = 60,
661 .ha = 1536,
662 .hbl = 224,
663 .hso = 100,
664 .hspw = 24,
665 .va = 2048,
666 .vbl = 38,
667 .vso = 18,
668 .vspw = 2,
669};
670
Lin Huangadd76662017-11-23 08:50:03 +0800671const struct mipi_panel_data *mainboard_get_mipi_mode
672 (struct edid_mode *edid_mode)
Lin Huang25fb09b2017-11-22 09:40:50 +0800673{
Lin Huang318a03a2017-12-08 10:31:46 +0800674 switch (sku_id()) {
675 case 0:
676 case 2:
677 case 4:
678 case 6:
679 memcpy(edid_mode, &inx097pfg_edid_mode,
680 sizeof(struct edid_mode));
681 return &inx097pfg_panel;
682 case 1:
683 case 3:
684 case 5:
685 case 7:
686 default:
687 memcpy(edid_mode, &kd097d04_edid_mode,
688 sizeof(struct edid_mode));
689 return &kd097d04_panel;
690 }
Lin Huang25fb09b2017-11-22 09:40:50 +0800691}
692
Elyes HAOUASd129d432018-05-04 20:23:33 +0200693static void mainboard_enable(struct device *dev)
huang lina6dbfb52016-03-02 18:38:40 +0800694{
695 dev->ops->init = &mainboard_init;
696}
697
698struct chip_operations mainboard_ops = {
699 .name = CONFIG_MAINBOARD_PART_NUMBER,
700 .enable_dev = mainboard_enable,
701};