blob: 43fbb71183faaeb94cf7cb53d635e36b1ea203f6 [file] [log] [blame]
huang lina6dbfb52016-03-02 18:38:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2016 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
philipchen21b08522017-04-27 18:25:11 -070017#include <assert.h>
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070018#include <boardid.h>
Julius Wernerc49782c2016-11-21 20:14:18 -080019#include <console/console.h>
Lin Huangb497b482016-03-31 18:44:13 +080020#include <delay.h>
huang lina6dbfb52016-03-02 18:38:40 +080021#include <device/device.h>
Nico Huber0f2dd1e2017-08-01 14:02:40 +020022#include <device/i2c_simple.h>
Julius Wernerc49782c2016-11-21 20:14:18 -080023#include <ec/google/chromeec/ec.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070024#include <gpio.h>
Lin Huang5a4be8a2016-05-17 15:45:53 +080025#include <soc/bl31_plat_params.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070026#include <soc/clock.h>
Lin Huangb497b482016-03-31 18:44:13 +080027#include <soc/display.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070028#include <soc/grf.h>
Lin Huangb497b482016-03-31 18:44:13 +080029#include <soc/i2c.h>
Liangfeng Wu76655cb2016-05-26 16:06:58 +080030#include <soc/usb.h>
Simon Glassbc679bc2016-06-19 16:09:21 -060031#include <vendorcode/google/chromeos/chromeos.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070032
Vadim Bendebury993dbe12016-05-22 15:53:37 -070033#include "board.h"
34
Brian Norrise06a1b82016-09-21 18:16:54 -070035/*
Caesar Wang212a0262017-05-24 18:02:25 +080036 * We have to drive the stronger pull-up within 1 second of powering up the
Julius Werner6486e782017-07-14 14:30:29 -070037 * touchpad to prevent its firmware from falling into recovery. Not on Scarlet.
Caesar Wang212a0262017-05-24 18:02:25 +080038 */
39static void configure_touchpad(void)
40{
Julius Werner6486e782017-07-14 14:30:29 -070041 gpio_output(GPIO_TP_RST_L, 1); /* TP's I2C pull-up rail */
Caesar Wang212a0262017-05-24 18:02:25 +080042}
43
44/*
Brian Norrise06a1b82016-09-21 18:16:54 -070045 * Wifi's PDN/RST line is pulled down by its (unpowered) voltage rails, but
46 * this reset pin is pulled up by default. Let's drive it low as early as we
Philip Chena0618202017-08-23 18:02:25 -070047 * can. This only applies to boards with Marvell 8997 WiFi.
Brian Norrise06a1b82016-09-21 18:16:54 -070048 */
Julius Werner6486e782017-07-14 14:30:29 -070049static void assert_wifi_reset(void)
Brian Norrise06a1b82016-09-21 18:16:54 -070050{
Julius Werner6486e782017-07-14 14:30:29 -070051 gpio_output(GPIO_WLAN_RST_L, 0); /* Assert WLAN_MODULE_RST# */
Brian Norrise06a1b82016-09-21 18:16:54 -070052}
53
Lin Huang2f7ed8d2016-04-08 18:56:20 +080054static void configure_emmc(void)
55{
56 /* Host controller does not support programmable clock generator.
57 * If we don't do this setting, when we use phy to control the
58 * emmc clock(when clock exceed 50MHz), it will get wrong clock.
59 *
60 * Refer to TRM V0.3 Part 1 Chapter 15 PAGE 782 for this register.
61 * Please search "_CON11[7:0]" to locate register description.
62 */
63 write32(&rk3399_grf->emmccore_con[11], RK_CLRSETBITS(0xff, 0));
64
65 rkclk_configure_emmc();
66}
67
Lin Huangc9fea5c2016-08-30 15:34:42 -070068static void register_apio_suspend(void)
69{
70 static struct bl31_apio_param param_apio = {
71 .h = {
72 .type = PARAM_SUSPEND_APIO,
73 },
74 .apio = {
75 .apio1 = 1,
76 .apio2 = 1,
77 .apio3 = 1,
78 .apio4 = 1,
79 .apio5 = 1,
80 },
81 };
82 register_bl31_param(&param_apio.h);
83}
84
Lin Huang7d8ccfb2016-08-22 17:35:40 -070085static void register_gpio_suspend(void)
86{
87 /*
88 * These three GPIO params are used to shut down the 1.5V, 1.8V and
89 * 3.3V power rails, which need to be shut down ordered by voltage,
90 * with highest voltage first.
91 * Since register_bl31() appends to the front of the list, we need to
92 * register them backwards, with 1.5V coming first.
Julius Werner2be64042017-09-01 14:27:46 -070093 * 1.5V and 1.8V are EC-controlled on Scarlet, so we skip them.
Lin Huang7d8ccfb2016-08-22 17:35:40 -070094 */
Julius Werner2be64042017-09-01 14:27:46 -070095 if (!IS_ENABLED(CONFIG_BOARD_GOOGLE_SCARLET)) {
96 static struct bl31_gpio_param param_p15_en = {
97 .h = { .type = PARAM_SUSPEND_GPIO },
98 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
99 };
100 param_p15_en.gpio.index = GPIO_P15V_EN.raw;
101 register_bl31_param(&param_p15_en.h);
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700102
Julius Werner2be64042017-09-01 14:27:46 -0700103 static struct bl31_gpio_param param_p18_audio_en = {
104 .h = { .type = PARAM_SUSPEND_GPIO },
105 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
106 };
107 param_p18_audio_en.gpio.index = GPIO_P18V_AUDIO_PWREN.raw;
108 register_bl31_param(&param_p18_audio_en.h);
109 }
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700110
111 static struct bl31_gpio_param param_p30_en = {
Julius Werner2be64042017-09-01 14:27:46 -0700112 .h = { .type = PARAM_SUSPEND_GPIO },
113 .gpio = { .polarity = BL31_GPIO_LEVEL_LOW },
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700114 };
Julius Werner4ed8b302017-07-14 14:25:39 -0700115 param_p30_en.gpio.index = GPIO_P30V_EN.raw;
Lin Huang7d8ccfb2016-08-22 17:35:40 -0700116 register_bl31_param(&param_p30_en.h);
117}
118
Lin Huang5a4be8a2016-05-17 15:45:53 +0800119static void register_reset_to_bl31(void)
120{
121 static struct bl31_gpio_param param_reset = {
122 .h = {
123 .type = PARAM_RESET,
124 },
125 .gpio = {
126 .polarity = 1,
127 },
128 };
129
130 /* gru/kevin reset pin: gpio0b3 */
Julius Werner4ed8b302017-07-14 14:25:39 -0700131 param_reset.gpio.index = GPIO_RESET.raw,
Lin Huang5a4be8a2016-05-17 15:45:53 +0800132
133 register_bl31_param(&param_reset.h);
134}
135
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800136static void register_poweroff_to_bl31(void)
137{
138 static struct bl31_gpio_param param_poweroff = {
139 .h = {
140 .type = PARAM_POWEROFF,
141 },
142 .gpio = {
143 .polarity = 1,
144 },
145 };
146
147 /*
148 * gru/kevin power off pin: gpio1a6,
149 * reuse with tsadc int pin, so iomux need set back to
150 * gpio in BL31 and depthcharge before you setting this gpio
151 */
Julius Werner4ed8b302017-07-14 14:25:39 -0700152 param_poweroff.gpio.index = GPIO_POWEROFF.raw,
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800153
154 register_bl31_param(&param_poweroff.h);
155}
156
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700157static void configure_sdmmc(void)
158{
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700159 gpio_output(GPIO(2, A, 2), 1); /* SDMMC_SDIO_PWR_EN */
Vadim Bendebury2832c412016-05-11 15:03:44 +0800160
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800161 /* set SDMMC_DET_L pin */
162 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_SCARLET))
163 /*
164 * do not have external pull up, so need to
165 * set this pin internal pull up
166 */
167 gpio_input_pullup(GPIO(1, B, 3));
Vadim Bendebury2832c412016-05-11 15:03:44 +0800168 else
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -0700169 gpio_input(GPIO(4, D, 0));
Vadim Bendebury2832c412016-05-11 15:03:44 +0800170
Lin Huanga2c5b2f2017-07-25 09:50:10 +0800171 /*
172 * Keep sd card io domain 3v
173 * In Scarlet this GPIO set to high will get 3v,
174 * With other board variants setting this GPIO low results in 3V.
175 */
176 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_SCARLET))
177 gpio_output(GPIO(2, D, 4), 1);
178 else
179 gpio_output(GPIO(2, D, 4), 0);
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -0700180
Julius Werner7feb86b2016-09-02 11:25:56 -0700181 gpio_input(GPIO(4, B, 0)); /* SDMMC0_D0 remove pull-up */
182 gpio_input(GPIO(4, B, 1)); /* SDMMC0_D1 remove pull-up */
183 gpio_input(GPIO(4, B, 2)); /* SDMMC0_D2 remove pull-up */
184 gpio_input(GPIO(4, B, 3)); /* SDMMC0_D3 remove pull-up */
185 gpio_input(GPIO(4, B, 4)); /* SDMMC0_CLK remove pull-down */
186 gpio_input(GPIO(4, B, 5)); /* SDMMC0_CMD remove pull-up */
187
Vadim Bendeburyad6ee022016-05-12 16:54:00 +0800188 write32(&rk3399_grf->gpio2_p[2][1], RK_CLRSETBITS(0xfff, 0));
189
190 /*
191 * Set all outputs' drive strength to 8 mA. Group 4 bank B driver
192 * strength requires three bits per pin. Value of 2 written in that
193 * three bit field means '8 mA', as deduced from the kernel code.
194 *
195 * Thus the six pins involved in SDMMC interface require 18 bits to
196 * configure drive strength, but each 32 bit register provides only 16
197 * bits for this setting, this covers 5 pins fully and one bit from
198 * the 6th pin. Two more bits spill over to the next register. This is
199 * described on page 378 of rk3399 TRM Version 0.3 Part 1.
200 */
201 write32(&rk3399_grf->gpio4b_e01,
202 RK_CLRSETBITS(0xffff,
203 (2 << 0) | (2 << 3) |
204 (2 << 6) | (2 << 9) | (2 << 12)));
205 write32(&rk3399_grf->gpio4b_e2, RK_CLRSETBITS(3, 1));
206
207 /* And now set the multiplexor to enable SDMMC0. */
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700208 write32(&rk3399_grf->iomux_sdmmc, IOMUX_SDMMC);
209}
huang lina6dbfb52016-03-02 18:38:40 +0800210
Xing Zheng96fbc312016-05-19 11:39:20 +0800211static void configure_codec(void)
212{
Julius Werner7feb86b2016-09-02 11:25:56 -0700213 gpio_input(GPIO(3, D, 0)); /* I2S0_SCLK remove pull-up */
214 gpio_input(GPIO(3, D, 1)); /* I2S0_RX remove pull-up */
215 gpio_input(GPIO(3, D, 2)); /* I2S0_TX remove pull-up */
216 gpio_input(GPIO(3, D, 3)); /* I2S0_SDI0 remove pull-up */
217 gpio_input(GPIO(3, D, 4)); /* I2S0_SDI1 remove pull-up */
218 /* GPIO3_D5 (I2S0_SDI2SDO2) not connected */
219 gpio_input(GPIO(3, D, 6)); /* I2S0_SDO1 remove pull-up */
220 gpio_input(GPIO(3, D, 7)); /* I2S0_SDO0 remove pull-up */
221 gpio_input(GPIO(4, A, 0)); /* I2S0_MCLK remove pull-up */
222
Xing Zheng96fbc312016-05-19 11:39:20 +0800223 write32(&rk3399_grf->iomux_i2s0, IOMUX_I2S0);
224 write32(&rk3399_grf->iomux_i2sclk, IOMUX_I2SCLK);
225
226 /* AUDIO IO domain 1.8V voltage selection */
227 write32(&rk3399_grf->io_vsel, RK_SETBITS(1 << 1));
228
229 /* CPU1_P1.8V_AUDIO_PWREN for P1.8_AUDIO */
230 gpio_output(GPIO(0, A, 2), 1);
231
232 /* set CPU1_SPK_PA_EN output */
233 gpio_output(GPIO(1, A, 2), 0);
234
235 rkclk_configure_i2s(12288000);
236}
237
Lin Huangb497b482016-03-31 18:44:13 +0800238static void configure_display(void)
239{
Julius Werner6486e782017-07-14 14:30:29 -0700240 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_SCARLET)) {
241 gpio_output(GPIO(4, D, 1), 0); /* DISPLAY_RST_L */
242 gpio_output(GPIO(4, D, 3), 1); /* PPVARP_LCD */
243 mdelay(10);
244 gpio_output(GPIO(4, D, 4), 1); /* PPVARN_LCD */
245 mdelay(20 + 2); /* add 2ms for bias rise time */
246 gpio_output(GPIO(4, D, 1), 1); /* DISPLAY_RST_L */
247 mdelay(30);
248 } else {
249 /* set pinmux for edp HPD */
250 gpio_input_pulldown(GPIO(4, C, 7));
251 write32(&rk3399_grf->iomux_edp_hotplug, IOMUX_EDP_HOTPLUG);
Lin Huangb497b482016-03-31 18:44:13 +0800252
Julius Werner6486e782017-07-14 14:30:29 -0700253 gpio_output(GPIO(4, D, 3), 1); /* P3.3V_DISP */
254 }
Lin Huangb497b482016-03-31 18:44:13 +0800255}
256
Julius Wernerc49782c2016-11-21 20:14:18 -0800257static void usb_power_cycle(int port)
258{
259 if (google_chromeec_set_usb_pd_role(port, USB_PD_CTRL_ROLE_FORCE_SINK))
260 printk(BIOS_ERR, "ERROR: Cannot force USB%d PD sink\n", port);
261
262 mdelay(10); /* Make sure USB stick is fully depowered. */
263
264 if (google_chromeec_set_usb_pd_role(port, USB_PD_CTRL_ROLE_TOGGLE_ON))
265 printk(BIOS_ERR, "ERROR: Cannot restore USB%d PD mode\n", port);
266}
267
philipchen21b08522017-04-27 18:25:11 -0700268static void setup_usb(int port)
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800269{
philipchen21b08522017-04-27 18:25:11 -0700270 /* Must be PHY0 or PHY1. */
271 assert(port == 0 || port == 1);
272
William wu605a87c2017-01-09 19:02:39 +0800273 /*
274 * A few magic PHY tuning values that improve eye diagram amplitude
275 * and make it extra sure we get reliable communication in firmware
276 * Set max ODT compensation voltage and current tuning reference.
277 */
philipchen21b08522017-04-27 18:25:11 -0700278 write32(&rk3399_grf->usbphy_ctrl[port][3], RK_CLRSETBITS(0xfff, 0x2e3));
William wu9f470b12016-11-10 19:34:45 +0800279
Caesar Wang9e588002017-02-10 11:16:13 +0800280 /* Set max pre-emphasis level on PHY0 and PHY1. */
philipchen21b08522017-04-27 18:25:11 -0700281 write32(&rk3399_grf->usbphy_ctrl[port][12],
Caesar Wang9e588002017-02-10 11:16:13 +0800282 RK_CLRSETBITS(0xffff, 0xa7));
William wu9f470b12016-11-10 19:34:45 +0800283
Caesar Wang9e588002017-02-10 11:16:13 +0800284 /*
William wuebbdd282017-01-23 20:54:22 +0800285 * 1. Disable the pre-emphasize in eop state and chirp
Caesar Wang9e588002017-02-10 11:16:13 +0800286 * state to avoid mis-trigger the disconnect detection
287 * and also avoid high-speed handshake fail for PHY0
288 * and PHY1 consist of otg-port and host-port.
William wuebbdd282017-01-23 20:54:22 +0800289 *
290 * 2. Configure PHY0 and PHY1 otg-ports squelch detection
291 * threshold to 125mV (default is 150mV).
Caesar Wang9e588002017-02-10 11:16:13 +0800292 */
philipchen21b08522017-04-27 18:25:11 -0700293 write32(&rk3399_grf->usbphy_ctrl[port][0],
William wuebbdd282017-01-23 20:54:22 +0800294 RK_CLRSETBITS(7 << 13 | 3 << 0, 6 << 13));
philipchen21b08522017-04-27 18:25:11 -0700295 write32(&rk3399_grf->usbphy_ctrl[port][13], RK_CLRBITS(3 << 0));
William wu9f470b12016-11-10 19:34:45 +0800296
Caesar Wang9e588002017-02-10 11:16:13 +0800297 /*
298 * ODT auto compensation bypass, and set max driver
299 * strength only for PHY0 and PHY1 otg-port.
300 */
philipchen21b08522017-04-27 18:25:11 -0700301 write32(&rk3399_grf->usbphy_ctrl[port][2],
Caesar Wang9e588002017-02-10 11:16:13 +0800302 RK_CLRSETBITS(0x7e << 4, 0x60 << 4));
William wu9f470b12016-11-10 19:34:45 +0800303
Caesar Wang9e588002017-02-10 11:16:13 +0800304 /*
305 * ODT auto refresh bypass, and set the max bias current
306 * tuning reference only for PHY0 and PHY1 otg-port.
307 */
philipchen21b08522017-04-27 18:25:11 -0700308 write32(&rk3399_grf->usbphy_ctrl[port][3],
Caesar Wang9e588002017-02-10 11:16:13 +0800309 RK_CLRSETBITS(0x21c, 1 << 4));
William wu605a87c2017-01-09 19:02:39 +0800310
Caesar Wang9e588002017-02-10 11:16:13 +0800311 /*
312 * ODT auto compensation bypass, and set default driver
313 * strength only for PHY0 and PHY1 host-port.
314 */
philipchen21b08522017-04-27 18:25:11 -0700315 write32(&rk3399_grf->usbphy_ctrl[port][15], RK_SETBITS(1 << 10));
William wu605a87c2017-01-09 19:02:39 +0800316
Caesar Wang9e588002017-02-10 11:16:13 +0800317 /* ODT auto refresh bypass only for PHY0 and PHY1 host-port. */
philipchen21b08522017-04-27 18:25:11 -0700318 write32(&rk3399_grf->usbphy_ctrl[port][16], RK_CLRBITS(1 << 9));
Julius Werner1c8491c2016-08-15 17:58:05 -0700319
philipchen21b08522017-04-27 18:25:11 -0700320 if (port == 0)
321 setup_usb_otg0();
322 else
323 setup_usb_otg1();
Julius Wernerc49782c2016-11-21 20:14:18 -0800324
325 /*
326 * Need to power-cycle USB ports for use in firmware, since some devices
327 * can't fall back to USB 2.0 after they saw SuperSpeed terminations.
328 * This takes about a dozen milliseconds, so only do it in boot modes
329 * that have firmware UI (which one could select USB boot from).
330 */
philipchen21b08522017-04-27 18:25:11 -0700331 if (display_init_required())
332 usb_power_cycle(port);
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800333}
334
huang lina6dbfb52016-03-02 18:38:40 +0800335static void mainboard_init(device_t dev)
336{
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700337 configure_sdmmc();
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800338 configure_emmc();
Xing Zheng96fbc312016-05-19 11:39:20 +0800339 configure_codec();
Julius Werner6486e782017-07-14 14:30:29 -0700340 if (display_init_required())
341 configure_display();
philipchen21b08522017-04-27 18:25:11 -0700342 setup_usb(0);
Philip Chena0618202017-08-23 18:02:25 -0700343 if (IS_ENABLED(CONFIG_GRU_HAS_WLAN_RESET))
344 assert_wifi_reset();
Julius Werner6486e782017-07-14 14:30:29 -0700345 if (!IS_ENABLED(CONFIG_BOARD_GOOGLE_SCARLET)) {
Julius Werner6486e782017-07-14 14:30:29 -0700346 configure_touchpad(); /* Scarlet: works differently */
347 setup_usb(1); /* Scarlet: only one USB port */
Julius Werner6486e782017-07-14 14:30:29 -0700348 }
Julius Werner2be64042017-09-01 14:27:46 -0700349 register_gpio_suspend();
Lin Huang5a4be8a2016-05-17 15:45:53 +0800350 register_reset_to_bl31();
Lin Huang9a5c4fe2016-05-19 11:11:23 +0800351 register_poweroff_to_bl31();
Lin Huangc9fea5c2016-08-30 15:34:42 -0700352 register_apio_suspend();
Lin Huangb497b482016-03-31 18:44:13 +0800353}
354
Philip Chena304b692017-04-06 10:17:08 -0700355static void prepare_backlight_i2c(void)
Lin Huangb497b482016-03-31 18:44:13 +0800356{
Julius Werner7feb86b2016-09-02 11:25:56 -0700357 gpio_input(GPIO(1, B, 7)); /* I2C0_SDA remove pull_up */
358 gpio_input(GPIO(1, C, 0)); /* I2C0_SCL remove pull_up */
359
360 i2c_init(0, 100*KHz);
361
Lin Huangb497b482016-03-31 18:44:13 +0800362 write32(&rk3399_pmugrf->iomux_i2c0_sda, IOMUX_I2C0_SDA);
363 write32(&rk3399_pmugrf->iomux_i2c0_scl, IOMUX_I2C0_SCL);
Lin Huangb497b482016-03-31 18:44:13 +0800364}
365
366void mainboard_power_on_backlight(void)
367{
Vadim Bendeburyf1343df2016-05-22 15:53:37 -0700368 gpio_output(GPIO_BACKLIGHT, 1); /* BL_EN */
Lin Huangb497b482016-03-31 18:44:13 +0800369
Philip Chena304b692017-04-06 10:17:08 -0700370 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_GRU))
371 prepare_backlight_i2c();
huang lina6dbfb52016-03-02 18:38:40 +0800372}
373
374static void mainboard_enable(device_t dev)
375{
376 dev->ops->init = &mainboard_init;
377}
378
379struct chip_operations mainboard_ops = {
380 .name = CONFIG_MAINBOARD_PART_NUMBER,
381 .enable_dev = mainboard_enable,
382};