blob: e6baebe13b565e3f2b941729ce0178ca8bbaefa7 [file] [log] [blame]
huang lina6dbfb52016-03-02 18:38:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2016 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070017#include <boardid.h>
Lin Huangb497b482016-03-31 18:44:13 +080018#include <delay.h>
huang lina6dbfb52016-03-02 18:38:40 +080019#include <device/device.h>
Lin Huangb497b482016-03-31 18:44:13 +080020#include <device/i2c.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070021#include <gpio.h>
22#include <soc/clock.h>
Lin Huangb497b482016-03-31 18:44:13 +080023#include <soc/display.h>
Shunqian Zheng462e1412016-05-02 10:27:30 +080024#include <soc/emmc.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070025#include <soc/grf.h>
Lin Huangb497b482016-03-31 18:44:13 +080026#include <soc/i2c.h>
Liangfeng Wu76655cb2016-05-26 16:06:58 +080027#include <soc/usb.h>
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070028
Vadim Bendebury993dbe12016-05-22 15:53:37 -070029#include "board.h"
30
Lin Huang2f7ed8d2016-04-08 18:56:20 +080031static void configure_emmc(void)
32{
33 /* Host controller does not support programmable clock generator.
34 * If we don't do this setting, when we use phy to control the
35 * emmc clock(when clock exceed 50MHz), it will get wrong clock.
36 *
37 * Refer to TRM V0.3 Part 1 Chapter 15 PAGE 782 for this register.
38 * Please search "_CON11[7:0]" to locate register description.
39 */
40 write32(&rk3399_grf->emmccore_con[11], RK_CLRSETBITS(0xff, 0));
41
42 rkclk_configure_emmc();
Shunqian Zheng462e1412016-05-02 10:27:30 +080043
44 enable_emmc_clk();
Lin Huang2f7ed8d2016-04-08 18:56:20 +080045}
46
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070047static void configure_sdmmc(void)
48{
49 gpio_output(GPIO(4, D, 5), 1); /* SDMMC_PWR_EN */
50 gpio_output(GPIO(2, A, 2), 1); /* SDMMC_SDIO_PWR_EN */
Vadim Bendebury2832c412016-05-11 15:03:44 +080051
52 /* SDMMC_DET_L is different on Kevin board revision 0. */
53 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_KEVIN) && (board_id() == 0))
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070054 gpio_input(GPIO(4, D, 2));
Vadim Bendebury2832c412016-05-11 15:03:44 +080055 else
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070056 gpio_input(GPIO(4, D, 0));
Vadim Bendebury2832c412016-05-11 15:03:44 +080057
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070058 gpio_output(GPIO(2, D, 4), 0); /* Keep the max voltage */
Vadim Bendebury8e8a00c2016-04-22 12:25:07 -070059
Vadim Bendeburyad6ee022016-05-12 16:54:00 +080060 /*
61 * The SD card on this board is connected to port SDMMC0, which is
62 * multiplexed with GPIO4B pins 0..5.
63 *
64 * Disable all pullups on these pins. For pullup configuration
65 * register layout stacks banks 2 through 4 together, hence [2] means
66 * group 4, [1] means bank B. This register is described on page 342
67 * of section 1 of the TRM.
68 *
69 * Each GPIO pin's pull config takes two bits, writing zero to the
70 * field disables pull ups/downs, as described on page 342 of rk3399
71 * TRM Version 0.3 Part 1.
72 */
73 write32(&rk3399_grf->gpio2_p[2][1], RK_CLRSETBITS(0xfff, 0));
74
75 /*
76 * Set all outputs' drive strength to 8 mA. Group 4 bank B driver
77 * strength requires three bits per pin. Value of 2 written in that
78 * three bit field means '8 mA', as deduced from the kernel code.
79 *
80 * Thus the six pins involved in SDMMC interface require 18 bits to
81 * configure drive strength, but each 32 bit register provides only 16
82 * bits for this setting, this covers 5 pins fully and one bit from
83 * the 6th pin. Two more bits spill over to the next register. This is
84 * described on page 378 of rk3399 TRM Version 0.3 Part 1.
85 */
86 write32(&rk3399_grf->gpio4b_e01,
87 RK_CLRSETBITS(0xffff,
88 (2 << 0) | (2 << 3) |
89 (2 << 6) | (2 << 9) | (2 << 12)));
90 write32(&rk3399_grf->gpio4b_e2, RK_CLRSETBITS(3, 1));
91
92 /* And now set the multiplexor to enable SDMMC0. */
Vadim Bendebury1e80ab32016-03-28 00:44:54 -070093 write32(&rk3399_grf->iomux_sdmmc, IOMUX_SDMMC);
94}
huang lina6dbfb52016-03-02 18:38:40 +080095
Xing Zheng96fbc312016-05-19 11:39:20 +080096static void configure_codec(void)
97{
98 write32(&rk3399_grf->iomux_i2s0, IOMUX_I2S0);
99 write32(&rk3399_grf->iomux_i2sclk, IOMUX_I2SCLK);
100
101 /* AUDIO IO domain 1.8V voltage selection */
102 write32(&rk3399_grf->io_vsel, RK_SETBITS(1 << 1));
103
104 /* CPU1_P1.8V_AUDIO_PWREN for P1.8_AUDIO */
105 gpio_output(GPIO(0, A, 2), 1);
106
107 /* set CPU1_SPK_PA_EN output */
108 gpio_output(GPIO(1, A, 2), 0);
109
110 rkclk_configure_i2s(12288000);
111}
112
Lin Huangb497b482016-03-31 18:44:13 +0800113static void configure_display(void)
114{
115 /* set pinmux for edp HPD*/
116 gpio_input_pulldown(GPIO(4, C, 7));
117 write32(&rk3399_grf->iomux_edp_hotplug, IOMUX_EDP_HOTPLUG);
118
119 gpio_output(GPIO(4, D, 3), 1); /* CPU3_EDP_VDDEN for P3.3V_DISP */
120}
121
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800122static void setup_usb(void)
123{
124 setup_usb_drd0_dwc3();
125 setup_usb_drd1_dwc3();
126}
127
huang lina6dbfb52016-03-02 18:38:40 +0800128static void mainboard_init(device_t dev)
129{
Vadim Bendebury1e80ab32016-03-28 00:44:54 -0700130 configure_sdmmc();
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800131 configure_emmc();
Xing Zheng96fbc312016-05-19 11:39:20 +0800132 configure_codec();
Lin Huangb497b482016-03-31 18:44:13 +0800133 configure_display();
Liangfeng Wu76655cb2016-05-26 16:06:58 +0800134 setup_usb();
Lin Huangb497b482016-03-31 18:44:13 +0800135}
136
137static void enable_backlight_booster(void)
138{
139 const struct {
140 uint8_t reg;
141 uint8_t value;
142 } i2c_writes[] = {
143 {1, 0x84},
144 {1, 0x85},
145 {0, 0x26}
146 };
147 int i;
148 const int booster_i2c_port = 0;
149 uint8_t i2c_buf[2];
150 struct i2c_seg i2c_command = { .read = 0, .chip = 0x2c,
151 .buf = i2c_buf, .len = sizeof(i2c_buf)
152 };
153
154 /*
155 * This function is called on Gru right after BL_EN is asserted. It
156 * takes time for the switcher chip to come online, let's wait a bit
157 * to let the voltage settle, so that the chip can be accessed.
158 */
159 udelay(1000);
160
161 /* Select pinmux for i2c0, which is the display backlight booster. */
162 write32(&rk3399_pmugrf->iomux_i2c0_sda, IOMUX_I2C0_SDA);
163 write32(&rk3399_pmugrf->iomux_i2c0_scl, IOMUX_I2C0_SCL);
164 i2c_init(0, 100*KHz);
165
166 for (i = 0; i < ARRAY_SIZE(i2c_writes); i++) {
167 i2c_buf[0] = i2c_writes[i].reg;
168 i2c_buf[1] = i2c_writes[i].value;
169 i2c_transfer(booster_i2c_port, &i2c_command, 1);
170 }
171}
172
173void mainboard_power_on_backlight(void)
174{
175 gpio_output(GPIO(1, C, 1), 1); /* BL_EN */
176
177 if (IS_ENABLED(CONFIG_BOARD_GOOGLE_GRU))
178 enable_backlight_booster();
huang lina6dbfb52016-03-02 18:38:40 +0800179}
180
181static void mainboard_enable(device_t dev)
182{
183 dev->ops->init = &mainboard_init;
184}
185
186struct chip_operations mainboard_ops = {
187 .name = CONFIG_MAINBOARD_PART_NUMBER,
188 .enable_dev = mainboard_enable,
189};