blob: 5f55ed0087c77a278a585871d9f70752a97bbc7e [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000034 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000036 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080039 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select PLATFORM_USES_FSP2_3
41 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070042 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070043 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070044 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070045 select SOC_INTEL_COMMON_BLOCK_ACPI
46 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070052 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070054 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
57 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
58 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053060 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000061 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070062 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070063 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070064 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053065 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_IPU
67 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053068 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000069 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
72 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
73 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070074 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070075 select SOC_INTEL_COMMON_BLOCK_SMM
76 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
80 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053081 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020083 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070084 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070085 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070086 select SOC_INTEL_CRASHLOG
Subrata Banik38793342023-04-19 18:38:03 +053087 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070088 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070089 select SOC_INTEL_IOE_DIE_SUPPORT
Wonkyu Kima8884892022-08-10 14:10:03 -070090 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070092 select SSE2
93 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070094 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070095 select TSC_MONOTONIC_TIMER
96 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +053097 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +000098 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +053099 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800100 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200101 help
102 Intel Meteorlake support. Mainboards should specify the SoC
103 type using the `SOC_INTEL_METEORLAKE_*` options instead
104 of selecting this option directly.
105
106config SOC_INTEL_METEORLAKE_U_H
107 bool
108 select SOC_INTEL_METEORLAKE
109 help
110 Choose this option if your mainboard has a MTL-U (9W or 15W)
111 or MTL-H (28W or 45W) SoC.
112
113 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
114 that includes the Compute, SOC, GT, and IOE tile on the same
115 package.
116
117config SOC_INTEL_METEORLAKE_S
118 bool
119 select SOC_INTEL_METEORLAKE
120 help
121 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
122 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
123
124if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700125
Subrata Banik8e158592022-12-13 12:16:52 +0530126config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
127 bool
128 default y
129 select SOC_INTEL_COMMON_BLOCK_TCSS
130 select SOC_INTEL_COMMON_BLOCK_USB4
131 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
132 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
133
Subrata Banik43004212022-12-13 12:20:47 +0530134config METEORLAKE_CAR_ENHANCED_NEM
135 bool
136 default y if !INTEL_CAR_NEM
137 select INTEL_CAR_NEM_ENHANCED
138 select CAR_HAS_SF_MASKS
139 select COS_MAPPED_TO_MSB
140 select CAR_HAS_L3_PROTECTED_WAYS
141
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700142config MAX_CPUS
143 int
144 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700145
146config DCACHE_RAM_BASE
147 default 0xfef00000
148
149config DCACHE_RAM_SIZE
150 default 0xc0000
151 help
152 The size of the cache-as-ram region required during bootblock
153 and/or romstage.
154
155config DCACHE_BSP_STACK_SIZE
156 hex
157 default 0x80400
158 help
159 The amount of anticipated stack usage in CAR by bootblock and
160 other stages. In the case of FSP_USES_CB_STACK default value will be
161 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
162 (~1KiB).
163
164config FSP_TEMP_RAM_SIZE
165 hex
166 default 0x20000
167 help
168 The amount of anticipated heap usage in CAR by FSP.
169 Refer to Platform FSP integration guide document to know
170 the exact FSP requirement for Heap setup.
171
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700172config CHIPSET_DEVICETREE
173 string
174 default "soc/intel/meteorlake/chipset.cb"
175
176config EXT_BIOS_WIN_BASE
177 default 0xf8000000
178
179config EXT_BIOS_WIN_SIZE
180 default 0x2000000
181
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700182config IFD_CHIPSET
183 string
Subrata Banikd624e742022-07-06 06:45:57 +0000184 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700185
186config IED_REGION_SIZE
187 hex
188 default 0x400000
189
190config HEAP_SIZE
191 hex
Subrata Banik71a2a3d2023-08-03 10:26:21 +0000192 default 0x80000 if BMP_LOGO
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700193 default 0x10000
194
Subrata Banika33bcb92022-07-06 07:07:26 +0000195# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700196# - 42 buses
197# - 194 MiB Non-prefetchable memory
198# - 448 MiB Prefetchable memory
199if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
200
201config PCIEXP_HOTPLUG_BUSES
202 int
203 default 42
204
205config PCIEXP_HOTPLUG_MEM
206 hex
207 default 0xc200000
208
209config PCIEXP_HOTPLUG_PREFETCH_MEM
210 hex
211 default 0x1c000000
212
213endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
214
215config MAX_TBT_ROOT_PORTS
216 int
217 default 4
218
219config MAX_ROOT_PORTS
220 int
221 default 12
222
223config MAX_PCIE_CLOCK_SRC
224 int
225 default 9
226
227config SMM_TSEG_SIZE
228 hex
229 default 0x800000
230
231config SMM_RESERVED_SIZE
232 hex
233 default 0x200000
234
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700235config PCR_BASE_ADDRESS
236 hex
237 default 0xe0000000
238 help
239 This option allows you to select MMIO Base Address of sideband bus.
240
Subrata Banik5557fbe2023-07-12 14:31:09 +0530241config IOE_PCR_BASE_ADDRESS
242 hex
243 default 0x3fff0000000
244 help
245 This option allows you to select MMIO Base Address of IOE sideband bus.
246
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700247config ECAM_MMCONF_BASE_ADDRESS
248 default 0xc0000000
249
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530250config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
251 int
252 default 125
253
254config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
255 int
256 default 100
257
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700258config CPU_BCLK_MHZ
259 int
260 default 100
261
262config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
263 int
264 default 120
265
266config CPU_XTAL_HZ
267 default 38400000
268
269config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
270 int
271 default 133
272
273config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
274 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000275 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700276
277config SOC_INTEL_I2C_DEV_MAX
278 int
279 default 6
280
281config SOC_INTEL_UART_DEV_MAX
282 int
283 default 3
284
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700285config SOC_INTEL_USB2_DEV_MAX
286 int
287 default 10
288
289config SOC_INTEL_USB3_DEV_MAX
290 int
291 default 2
292
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700293config CONSOLE_UART_BASE_ADDRESS
294 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700295 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700296 depends on INTEL_LPSS_UART_FOR_CONSOLE
297
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700298config VBT_DATA_SIZE_KB
299 int
300 default 9
301
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700302# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200303# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700304# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700305config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
306 hex
307 default 0x25a
308
309config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
310 hex
311 default 0x7fff
312
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700313config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700314 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700315 select VBOOT_MUST_REQUEST_DISPLAY
316 select VBOOT_STARTS_IN_BOOTBLOCK
317 select VBOOT_VBNV_CMOS
318 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
319 select VBOOT_X86_SHA256_ACCELERATION
320
Subrata Banikfebd3d72022-05-30 13:59:25 +0530321# Default hash block size is 1KiB. Increasing it to 4KiB to improve
322# hashing time as well as read time.
323config VBOOT_HASH_BLOCK_SIZE
324 hex
325 default 0x1000
326
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700327config CBFS_SIZE
328 hex
329 default 0x200000
330
331config PRERAM_CBMEM_CONSOLE_SIZE
332 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530333 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700334
Kapil Porwal1eb44252023-01-18 01:10:04 +0530335config CONSOLE_CBMEM_BUFFER_SIZE
336 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000337 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530338 default 0x40000
339
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700340config FSP_HEADER_PATH
341 string "Location of FSP headers"
342 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
343
344config FSP_FD_PATH
345 string
346 depends on FSP_USE_REPO
347 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
348
349config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
350 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800351 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700352 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800353 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700354 default 0
355 help
356 This is to control debug interface on SOC.
357 Setting non-zero value will allow to use DBC or DCI to debug SOC.
358 PlatformDebugConsent in FspmUpd.h has the details.
359
360 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800361 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
362 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700363
364config DATA_BUS_WIDTH
365 int
366 default 128
367
368config DIMMS_PER_CHANNEL
369 int
370 default 2
371
372config MRC_CHANNEL_WIDTH
373 int
374 default 16
375
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700376config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
377 hex
378 default 0x800000
379
Kapil Porwale988cc22023-01-16 16:41:49 +0000380config FSP_PUBLISH_MBP_HOB
381 bool
382 default n if CHROMEOS
383 default y
384 help
385 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
386 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
387
Subrata Banik6ee454a2023-03-30 21:01:44 +0530388config BUILDING_WITH_DEBUG_FSP
389 bool "Debug FSP is used for the build"
390 default n
391 help
392 Set this option if debug build of FSP is used.
393
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530394config DROP_CPU_FEATURE_PROGRAM_IN_FSP
395 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530396 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530397 default n
398 help
399 This is to avoid FSP running basic CPU feature programming on BSP
400 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
401 includes enabling x2APIC, MCA, MCE and Turbo etc.
402
403 Most of these feature programming are getting performed today in scope
404 of coreboot doing MP Init. Running these redundant programming in scope
405 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
406 results in CPU exception.
407
408 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
409 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
410 feature programming on BSP and APs.
411
412 This feature is default enabled, in case of "coreboot running MP init"
413 aka MP_SERVICES_PPI_V2_NOOP config is selected.
414
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700415config PCIE_LTR_MAX_SNOOP_LATENCY
416 hex
417 default 0x100f
418 help
419 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
420
421config PCIE_LTR_MAX_NO_SNOOP_LATENCY
422 hex
423 default 0x100f
424 help
425 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
426
Kane Chen70c6fb42023-07-12 19:11:41 +0800427config IOE_DIE_CLOCK_START
428 int
429 default 6 if SOC_INTEL_METEORLAKE_U_H
430
Subrata Banik36d612c2023-08-04 23:43:53 +0530431config HAVE_BMP_LOGO_COMPRESS_LZMA
432 default n
433
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700434endif