blob: 93d2ef80c4e32344ccdb6af5765ad80912dc1bb0 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Richard Spiegel65562cd652019-08-21 10:27:05 -070028 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth5c354b92019-04-22 14:55:16 -060029 select SOC_AMD_COMMON
Felix Held9065f4f2020-11-21 02:12:54 +010030 select SOC_AMD_COMMON_BLOCK_NONCAR
Furquan Shaikh702cf302020-05-09 18:30:51 -070031 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao64d0ad32020-12-21 13:56:22 +080032 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_SUB_DECODE
Martin Roth5c354b92019-04-22 14:55:16 -060033 select SOC_AMD_COMMON_BLOCK_IOMMU
34 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
35 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
36 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held6443ad42020-11-30 18:18:35 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Furquan Shaikh9e1a49c2020-04-23 14:01:12 -070038 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_LPC
40 select SOC_AMD_COMMON_BLOCK_PCI
41 select SOC_AMD_COMMON_BLOCK_HDA
42 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070043 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010044 select SOC_AMD_COMMON_BLOCK_SMI
Felix Held60a46432020-11-12 00:14:16 +010045 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held2f5c7592020-12-04 17:31:10 +010046 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010047 select SOC_AMD_COMMON_BLOCK_UART
Marshall Dawson5a73fc32020-01-24 09:42:57 -070048 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060049 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060050 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060051 select PARALLEL_MP
52 select PARALLEL_MP_AP_WORK
53 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SSE2
55 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070056 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070057 select FSP_COMPRESS_FSP_M_LZMA
58 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070059 select UDK_2017_BINDING
60 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080061 select SUPPORT_CPU_UCODE_IN_CBFS
Raul E Rangel68b4b732020-12-16 10:35:49 -070062 select NO_CBFS_MCACHE if VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060063
Felix Held3cc3d812020-06-17 16:16:08 +020064config FSP_M_FILE
65 string "FSP-M (memory init) binary path and filename"
66 depends on ADD_FSP_BINARIES
67 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
68 help
69 The path and filename of the FSP-M binary for this platform.
70
71config FSP_S_FILE
72 string "FSP-S (silicon init) binary path and filename"
73 depends on ADD_FSP_BINARIES
74 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
75 help
76 The path and filename of the FSP-S binary for this platform.
77
Furquan Shaikhbc456502020-06-10 16:37:23 -070078config EARLY_RESERVED_DRAM_BASE
79 hex
80 default 0x2000000
81 help
82 This variable defines the base address of the DRAM which is reserved
83 for usage by coreboot in early stages (i.e. before ramstage is up).
84 This memory gets reserved in BIOS tables to ensure that the OS does
85 not use it, thus preventing corruption of OS memory in case of S3
86 resume.
87
88config EARLYRAM_BSP_STACK_SIZE
89 hex
90 default 0x1000
91
92config PSP_APOB_DRAM_ADDRESS
93 hex
94 default 0x2001000
95 help
96 Location in DRAM where the PSP will copy the AGESA PSP Output
97 Block.
98
99config PSP_SHAREDMEM_BASE
100 hex
101 default 0x2011000 if VBOOT
102 default 0x0
103 help
104 This variable defines the base address in DRAM memory where PSP copies
105 vboot workbuf to. This is used in linker script to have a static
106 allocation for the buffer as well as for adding relevant entries in
107 BIOS directory table for the PSP.
108
109config PSP_SHAREDMEM_SIZE
110 hex
111 default 0x8000 if VBOOT
112 default 0x0
113 help
114 Sets the maximum size for the PSP to pass the vboot workbuf and
115 any logs or timestamps back to coreboot. This will be copied
116 into main memory by the PSP and will be available when the x86 is
117 started. The workbuf's base depends on the address of the reset
118 vector.
119
Martin Roth5c354b92019-04-22 14:55:16 -0600120config PRERAM_CBMEM_CONSOLE_SIZE
121 hex
122 default 0x1600
123 help
124 Increase this value if preram cbmem console is getting truncated
125
Furquan Shaikhbc456502020-06-10 16:37:23 -0700126config C_ENV_BOOTBLOCK_SIZE
127 hex
128 default 0x10000
129 help
130 Sets the size of the bootblock stage that should be loaded in DRAM.
131 This variable controls the DRAM allocation size in linker script
132 for bootblock stage.
133
Furquan Shaikhbc456502020-06-10 16:37:23 -0700134config ROMSTAGE_ADDR
135 hex
136 default 0x2040000
137 help
138 Sets the address in DRAM where romstage should be loaded.
139
140config ROMSTAGE_SIZE
141 hex
142 default 0x80000
143 help
144 Sets the size of DRAM allocation for romstage in linker script.
145
146config FSP_M_ADDR
147 hex
148 default 0x20C0000
149 help
150 Sets the address in DRAM where FSP-M should be loaded. cbfstool
151 performs relocation of FSP-M to this address.
152
153config FSP_M_SIZE
154 hex
155 default 0x80000
156 help
157 Sets the size of DRAM allocation for FSP-M in linker script.
158
159config VERSTAGE_ADDR
160 hex
161 depends on VBOOT_SEPARATE_VERSTAGE
162 default 0x2140000
163 help
164 Sets the address in DRAM where verstage should be loaded if running
165 as a separate stage on x86.
166
167config VERSTAGE_SIZE
168 hex
169 depends on VBOOT_SEPARATE_VERSTAGE
170 default 0x80000
171 help
172 Sets the size of DRAM allocation for verstage in linker script if
173 running as a separate stage on x86.
174
175config RAMBASE
176 hex
177 default 0x10000000
178
Martin Roth5c354b92019-04-22 14:55:16 -0600179config CPU_ADDR_BITS
180 int
181 default 48
182
Martin Roth5c354b92019-04-22 14:55:16 -0600183config MMCONF_BASE_ADDRESS
184 hex
185 default 0xF8000000
186
187config MMCONF_BUS_NUMBER
188 int
189 default 64
190
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600191config VERSTAGE_ADDR
192 hex
193 default 0x4000000
194
Felix Held1032d222020-11-04 16:19:35 +0100195config MAX_CPUS
196 int
197 default 8
198
Martin Roth5c354b92019-04-22 14:55:16 -0600199config VGA_BIOS_ID
200 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700201 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600202 help
203 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700204 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600205
206config VGA_BIOS_FILE
207 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600208 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600209
Martin Roth86ba0d72020-02-05 16:46:30 -0700210config VGA_BIOS_SECOND
211 def_bool y
212
213config VGA_BIOS_SECOND_ID
214 string
215 default "1002,15dd,c4"
216 help
217 Because Dali and Picasso need different video BIOSes, but have the
218 same vendor/device IDs, we need an alternate method to determine the
219 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
220 and decide which rom to load.
221
222 Even though the hardware has the same vendor/device IDs, the vBIOS
223 contains a *different* device ID, confusing the situation even more.
224
225config VGA_BIOS_SECOND_FILE
226 string
227 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
228
229config CHECK_REV_IN_OPROM_NAME
230 bool
231 default y
232 help
233 Select this in the platform BIOS or chipset if the option rom has a
234 revision that needs to be checked when searching CBFS.
235
Martin Roth5c354b92019-04-22 14:55:16 -0600236config S3_VGA_ROM_RUN
237 bool
238 default n
239
240config HEAP_SIZE
241 hex
242 default 0xc0000
243
Marshall Dawson39c64b02020-09-04 12:07:27 -0600244config PICASSO_FCH_IOAPIC_ID
245 hex
246 default 0x8
247 help
248 The Picasso APU has two IOAPICs, one in the FCH and one in the
249 northbridge. Set this value for the intended ID to assign to the
250 FCH IOAPIC. The value should be >= MAX_CPUS and different from
251 the GNB's IOAPIC_ID.
252
253config PICASSO_GNB_IOAPIC_ID
254 hex
255 default 0x9
256 help
257 The Picasso APU has two IOAPICs, one in the FCH and one in the
258 northbridge. Set this value for the intended ID to assign to the
259 GNB IOAPIC. The value should be >= MAX_CPUS and different from
260 the FCH's IOAPIC_ID.
261
Martin Roth5c354b92019-04-22 14:55:16 -0600262config SERIRQ_CONTINUOUS_MODE
263 bool
264 default n
265 help
266 Set this option to y for serial IRQ in continuous mode.
267 Otherwise it is in quiet mode.
268
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600269config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600270 hex
271 default 0x400
272 help
273 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600274
Felix Helde7382992021-01-12 23:05:56 +0100275config CONSOLE_UART_BASE_ADDRESS
276 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
277 hex
278 default 0xfedc9000 if UART_FOR_CONSOLE = 0
279 default 0xfedca000 if UART_FOR_CONSOLE = 1
280 default 0xfedc3000 if UART_FOR_CONSOLE = 2
281 default 0xfedcf000 if UART_FOR_CONSOLE = 3
282
Martin Roth5c354b92019-04-22 14:55:16 -0600283config SMM_TSEG_SIZE
284 hex
285 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
286 default 0x0
287
288config SMM_RESERVED_SIZE
289 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600290 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600291
292config SMM_MODULE_STACK_SIZE
293 hex
294 default 0x800
295
296config ACPI_CPU_STRING
297 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700298 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600299
300config ACPI_BERT
301 bool "Build ACPI BERT Table"
302 default y
303 depends on HAVE_ACPI_TABLES
304 help
305 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600306 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600307
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700308config ACPI_BERT_SIZE
309 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600310 default 0x4000 if ACPI_BERT
311 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700312 help
313 Specify the amount of DRAM reserved for gathering the data used to
314 generate the ACPI table.
315
Jason Gleneskbc521432020-09-14 05:22:47 -0700316config ACPI_SSDT_PSD_INDEPENDENT
317 bool "Allow core p-state independent transitions"
318 default y
319 help
320 AMD recommends the ACPI _PSD object to be configured to cause
321 cores to transition between p-states independently. A vendor may
322 choose to generate _PSD object to allow cores to transition together.
323
Furquan Shaikh40a38882020-05-01 10:43:48 -0700324config CHROMEOS
325 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600326 select ALWAYS_LOAD_OPROM
327 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700328
Marshall Dawson62611412019-06-19 11:46:06 -0600329config RO_REGION_ONLY
330 string
331 depends on CHROMEOS
332 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600333
Marshall Dawson62611412019-06-19 11:46:06 -0600334config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
335 int
Martin Roth4017de02019-12-16 23:21:05 -0700336 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600337
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600338config DISABLE_SPI_FLASH_ROM_SHARING
339 def_bool n
340 help
341 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
342 which indicates a board level ROM transaction request. This
343 removes arbitration with board and assumes the chipset controls
344 the SPI flash bus entirely.
345
Marshall Dawson62611412019-06-19 11:46:06 -0600346config MAINBOARD_POWER_RESTORE
347 def_bool n
348 help
349 This option determines what state to go to once power is restored
350 after having been lost in S0. Select this option to automatically
351 return to S0. Otherwise the system will remain in S5 once power
352 is restored.
353
Marshall Dawson00a22082020-01-20 23:05:31 -0700354config FSP_TEMP_RAM_SIZE
355 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700356 default 0x40000
357 help
358 The amount of coreboot-allocated heap and stack usage by the FSP.
359
Marshall Dawson62611412019-06-19 11:46:06 -0600360menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600361
Martin Roth5c354b92019-04-22 14:55:16 -0600362config AMD_FWM_POSITION_INDEX
363 int "Firmware Directory Table location (0 to 5)"
364 range 0 5
365 default 0 if BOARD_ROMSIZE_KB_512
366 default 1 if BOARD_ROMSIZE_KB_1024
367 default 2 if BOARD_ROMSIZE_KB_2048
368 default 3 if BOARD_ROMSIZE_KB_4096
369 default 4 if BOARD_ROMSIZE_KB_8192
370 default 5 if BOARD_ROMSIZE_KB_16384
371 help
372 Typically this is calculated by the ROM size, but there may
373 be situations where you want to put the firmware directory
374 table in a different location.
375 0: 512 KB - 0xFFFA0000
376 1: 1 MB - 0xFFF20000
377 2: 2 MB - 0xFFE20000
378 3: 4 MB - 0xFFC20000
379 4: 8 MB - 0xFF820000
380 5: 16 MB - 0xFF020000
381
382comment "AMD Firmware Directory Table set to location for 512KB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 0
384comment "AMD Firmware Directory Table set to location for 1MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 1
386comment "AMD Firmware Directory Table set to location for 2MB ROM"
387 depends on AMD_FWM_POSITION_INDEX = 2
388comment "AMD Firmware Directory Table set to location for 4MB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 3
390comment "AMD Firmware Directory Table set to location for 8MB ROM"
391 depends on AMD_FWM_POSITION_INDEX = 4
392comment "AMD Firmware Directory Table set to location for 16MB ROM"
393 depends on AMD_FWM_POSITION_INDEX = 5
394
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800395config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700396 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800397 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600398
Zheng Bao6252b602020-09-11 17:06:19 +0800399config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700400 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600401 default y
402 help
403 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
404
405 If unsure, answer 'y'
406
407config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700408 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700409 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600410 help
411 Include the MP2 firmwares and configuration into the PSP build.
412
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700413 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600414
415config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700416 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700417 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600418 help
419 Select this item to include the S0i3 file into the PSP build.
420
421config HAVE_PSP_WHITELIST_FILE
422 bool "Include a debug whitelist file in PSP build"
423 default n
424 help
425 Support secured unlock prior to reset using a whitelisted
426 number? This feature requires a signed whitelist image and
427 bootloader from AMD.
428
429 If unsure, answer 'n'
430
431config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700432 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600433 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600434 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600435
Martin Rothc7acf162020-05-28 00:44:50 -0600436config PSP_SHAREDMEM_SIZE
437 hex "Maximum size of shared memory area"
438 default 0x3000 if VBOOT
439 default 0x0
440 help
441 Sets the maximum size for the PSP to pass the vboot workbuf and
442 any logs or timestamps back to coreboot. This will be copied
443 into main memory by the PSP and will be available when the x86 is
444 started.
445
Furquan Shaikh577db022020-04-24 15:52:04 -0700446config PSP_UNLOCK_SECURE_DEBUG
447 bool "Unlock secure debug"
448 default n
449 help
450 Select this item to enable secure debug options in PSP.
451
Martin Rothde498332020-09-01 11:00:28 -0600452config PSP_VERSTAGE_FILE
453 string "Specify the PSP_verstage file path"
454 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
455 default "$(obj)/psp_verstage.bin"
456 help
457 Add psp_verstage file to the build & PSP Directory Table
458
Martin Rothfe87d762020-09-01 11:04:21 -0600459config PSP_VERSTAGE_SIGNING_TOKEN
460 string "Specify the PSP_verstage Signature Token file path"
461 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
462 default ""
463 help
464 Add psp_verstage signature token to the build & PSP Directory Table
465
Marshall Dawson62611412019-06-19 11:46:06 -0600466endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600467
Martin Rothc7acf162020-05-28 00:44:50 -0600468config VBOOT
469 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600470 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600471
472config VBOOT_STARTS_BEFORE_BOOTBLOCK
473 def_bool n
474 depends on VBOOT
475 select ARCH_VERSTAGE_ARMV7
476 help
477 Runs verstage on the PSP. Only available on
478 certain Chrome OS branded parts from AMD.
479
Martin Roth5632c6b2020-10-28 11:52:30 -0600480config VBOOT_HASH_BLOCK_SIZE
481 hex
482 default 0x9000
483 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
484 help
485 Because the bulk of the time in psp_verstage to hash the RO cbfs is
486 spent in the overhead of doing svc calls, increasing the hash block
487 size significantly cuts the verstage hashing time as seen below.
488
489 4k takes 180ms
490 16k takes 44ms
491 32k takes 33.7ms
492 36k takes 32.5ms
493 There's actually still room for an even bigger stack, but we've
494 reached a point of diminishing returns.
495
Martin Roth50cca762020-08-13 11:06:18 -0600496config CMOS_RECOVERY_BYTE
497 hex
498 default 0x51
499 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
500 help
501 If the workbuf is not passed from the PSP to coreboot, set the
502 recovery flag and reboot. The PSP will read this byte, mark the
503 recovery request in VBNV, and reset the system into recovery mode.
504
505 This is the byte before the default first byte used by VBNV
506 (0x26 + 0x0E - 1)
507
Martin Roth9aa8d112020-06-04 21:31:41 -0600508if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
509
510config RWA_REGION_ONLY
511 string
512 default "apu/amdfw_a"
513 help
514 Add a space-delimited list of filenames that should only be in the
515 RW-A section.
516
517config RWB_REGION_ONLY
518 string
519 default "apu/amdfw_b"
520 help
521 Add a space-delimited list of filenames that should only be in the
522 RW-B section.
523
524config PICASSO_FW_A_POSITION
525 hex
526 help
527 Location of the AMD firmware in the RW_A region
528
529config PICASSO_FW_B_POSITION
530 hex
531 help
532 Location of the AMD firmware in the RW_B region
533
534endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
535
Martin Roth1f337622019-04-22 16:08:31 -0600536endif # SOC_AMD_PICASSO