blob: 4786fc1b5ac4b9c94cec980c9055632c04d80086 [file] [log] [blame]
Angel Pons0612b272020-04-05 15:46:56 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08002
Kyösti Mälkki27872372021-01-21 16:05:26 +02003#include <acpi/acpi_pm.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08004#include <arch/io.h>
Lean Sheng Tan508dc162021-06-16 01:32:22 -07005#include <assert.h>
Bill XIE516c0a52020-02-24 23:08:35 +08006#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikaf27ac22022-02-18 00:44:15 +05308#include <device/pci.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08009#include <cbmem.h>
Arthur Heymans08c646c2020-11-19 13:56:41 +010010#include <cpu/x86/smm.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080011#include <console/console.h>
12#include <halt.h>
Subrata Banika3146202022-04-29 14:19:32 +053013#include <intelblocks/pmc_ipc.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080014#include <intelblocks/pmclib.h>
15#include <intelblocks/gpio.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053016#include <intelblocks/tco.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020017#include <option.h>
Bill XIE516c0a52020-02-24 23:08:35 +080018#include <security/vboot/vboot_common.h>
Subrata Banikaf27ac22022-02-18 00:44:15 +053019#include <soc/pci_devs.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080020#include <soc/pm.h>
Nico Huber6bbabef2019-08-05 21:24:00 +020021#include <stdint.h>
Shaunak Sahaf0738722017-10-02 15:01:33 -070022#include <string.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080023#include <timer.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080024
Subrata Banika3146202022-04-29 14:19:32 +053025#define PMC_IPC_BIOS_RST_COMPLETE 0xd0
26#define PMC_IPC_BIOS_RST_SUBID_PCI_ENUM_DONE 0
27
Arthur Heymansea6dd742019-05-25 10:32:31 +020028static struct chipset_power_state power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070029
V Sowmya186250f2020-09-02 16:40:24 +053030/* List of Minimum Assertion durations in microseconds */
31enum min_assert_dur {
32 MinAssertDur0s = 0,
33 MinAssertDur60us = 60,
34 MinAssertDur1ms = 1000,
35 MinAssertDur50ms = 50000,
36 MinAssertDur98ms = 98000,
37 MinAssertDur500ms = 500000,
38 MinAssertDur1s = 1000000,
39 MinAssertDur2s = 2000000,
40 MinAssertDur3s = 3000000,
41 MinAssertDur4s = 4000000,
42};
43
44/* Signal Assertion duration values */
45struct cfg_assert_dur {
46 /* Minimum assertion duration of SLP_A signal */
47 enum min_assert_dur slp_a;
48
49 /* Minimum assertion duration of SLP_4 signal */
50 enum min_assert_dur slp_s4;
51
52 /* Minimum assertion duration of SLP_3 signal */
53 enum min_assert_dur slp_s3;
54
55 /* PCH PM Power Cycle duration */
56 enum min_assert_dur pm_pwr_cyc_dur;
57};
58
59/* Default value of PchPmPwrCycDur */
60#define PCH_PM_PWR_CYC_DUR 0
61
Shaunak Sahaf0738722017-10-02 15:01:33 -070062struct chipset_power_state *pmc_get_power_state(void)
63{
64 struct chipset_power_state *ptr = NULL;
65
66 if (cbmem_possibly_online())
Kyösti Mälkki27872372021-01-21 16:05:26 +020067 ptr = acpi_get_pm_state();
Shaunak Sahaf0738722017-10-02 15:01:33 -070068
69 /* cbmem is online but ptr is not populated yet */
70 if (ptr == NULL && !(ENV_RAMSTAGE || ENV_POSTCAR))
Arthur Heymansea6dd742019-05-25 10:32:31 +020071 return &power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070072
73 return ptr;
74}
75
76static void migrate_power_state(int is_recovery)
77{
78 struct chipset_power_state *ps_cbmem;
Shaunak Sahaf0738722017-10-02 15:01:33 -070079
Shaunak Sahaf0738722017-10-02 15:01:33 -070080 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
81
82 if (ps_cbmem == NULL) {
83 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
84 return;
85 }
Arthur Heymansea6dd742019-05-25 10:32:31 +020086 memcpy(ps_cbmem, &power_state, sizeof(*ps_cbmem));
Shaunak Sahaf0738722017-10-02 15:01:33 -070087}
Kyösti Mälkkifa3bc042022-03-31 07:40:10 +030088CBMEM_CREATION_HOOK(migrate_power_state);
Shaunak Sahaf0738722017-10-02 15:01:33 -070089
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080090static void print_num_status_bits(int num_bits, uint32_t status,
91 const char *const bit_names[])
92{
93 int i;
94
95 if (!status)
96 return;
97
98 for (i = num_bits - 1; i >= 0; i--) {
99 if (status & (1 << i)) {
100 if (bit_names[i])
101 printk(BIOS_DEBUG, "%s ", bit_names[i]);
102 else
103 printk(BIOS_DEBUG, "BIT%d ", i);
104 }
105 }
106}
107
Aaron Durbin64031672018-04-21 14:45:32 -0600108__weak uint32_t soc_get_smi_status(uint32_t generic_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800109{
110 return generic_sts;
111}
112
Bora Guvendik3cb0e272018-09-28 16:19:00 -0700113int acpi_get_sleep_type(void)
114{
115 struct chipset_power_state *ps;
John Zhao0ccfc0c2018-10-16 10:48:00 -0700116 int prev_sleep_state = ACPI_S0;
Bora Guvendik3cb0e272018-09-28 16:19:00 -0700117
118 ps = pmc_get_power_state();
John Zhao0ccfc0c2018-10-16 10:48:00 -0700119 if (ps)
120 prev_sleep_state = ps->prev_sleep_state;
121
122 return prev_sleep_state;
Bora Guvendik3cb0e272018-09-28 16:19:00 -0700123}
124
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800125static uint32_t pmc_reset_smi_status(void)
126{
127 uint32_t smi_sts = inl(ACPI_BASE_ADDRESS + SMI_STS);
128 outl(smi_sts, ACPI_BASE_ADDRESS + SMI_STS);
129
130 return soc_get_smi_status(smi_sts);
131}
132
133static uint32_t print_smi_status(uint32_t smi_sts)
134{
135 size_t array_size;
136 const char *const *smi_arr;
137
138 if (!smi_sts)
139 return 0;
140
141 printk(BIOS_DEBUG, "SMI_STS: ");
142
143 smi_arr = soc_smi_sts_array(&array_size);
144
145 print_num_status_bits(array_size, smi_sts, smi_arr);
146 printk(BIOS_DEBUG, "\n");
147
148 return smi_sts;
149}
150
Shaunak Saha25cc76f2017-09-28 15:13:05 -0700151/*
152 * Update supplied events in PM1_EN register. This does not disable any already
153 * set events.
154 */
155void pmc_update_pm1_enable(u16 events)
156{
157 u16 pm1_en = pmc_read_pm1_enable();
158 pm1_en |= events;
159 pmc_enable_pm1(pm1_en);
160}
161
162/* Read events set in PM1_EN register. */
163uint16_t pmc_read_pm1_enable(void)
164{
165 return inw(ACPI_BASE_ADDRESS + PM1_EN);
166}
167
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800168uint32_t pmc_clear_smi_status(void)
169{
170 uint32_t sts = pmc_reset_smi_status();
171
172 return print_smi_status(sts);
173}
174
175uint32_t pmc_get_smi_en(void)
176{
177 return inl(ACPI_BASE_ADDRESS + SMI_EN);
178}
179
180void pmc_enable_smi(uint32_t mask)
181{
182 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
183 smi_en |= mask;
184 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
185}
186
187void pmc_disable_smi(uint32_t mask)
188{
189 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
190 smi_en &= ~mask;
191 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
192}
193
194/* PM1 */
195void pmc_enable_pm1(uint16_t events)
196{
197 outw(events, ACPI_BASE_ADDRESS + PM1_EN);
198}
199
Furquan Shaikhab620182017-10-16 22:19:13 -0700200uint32_t pmc_read_pm1_control(void)
201{
202 return inl(ACPI_BASE_ADDRESS + PM1_CNT);
203}
204
205void pmc_write_pm1_control(uint32_t pm1_cnt)
206{
207 outl(pm1_cnt, ACPI_BASE_ADDRESS + PM1_CNT);
208}
209
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800210void pmc_enable_pm1_control(uint32_t mask)
211{
Furquan Shaikhab620182017-10-16 22:19:13 -0700212 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800213 pm1_cnt |= mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700214 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800215}
216
217void pmc_disable_pm1_control(uint32_t mask)
218{
Furquan Shaikhab620182017-10-16 22:19:13 -0700219 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800220 pm1_cnt &= ~mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700221 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800222}
223
224static uint16_t reset_pm1_status(void)
225{
226 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
227 outw(pm1_sts, ACPI_BASE_ADDRESS + PM1_STS);
228 return pm1_sts;
229}
230
231static uint16_t print_pm1_status(uint16_t pm1_sts)
232{
233 static const char *const pm1_sts_bits[] = {
234 [0] = "TMROF",
235 [5] = "GBL",
236 [8] = "PWRBTN",
237 [10] = "RTC",
238 [11] = "PRBTNOR",
239 [13] = "USB",
240 [14] = "PCIEXPWAK",
241 [15] = "WAK",
242 };
243
244 if (!pm1_sts)
245 return 0;
246
Patrick Rudolph3c475012022-07-08 08:40:57 +0200247 printk(BIOS_DEBUG, "PM1_STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800248 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
Patrick Rudolph3c475012022-07-08 08:40:57 +0200249 printk(BIOS_DEBUG, "\n");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800250
251 return pm1_sts;
252}
253
254uint16_t pmc_clear_pm1_status(void)
255{
256 return print_pm1_status(reset_pm1_status());
257}
258
259/* TCO */
260
261static uint32_t print_tco_status(uint32_t tco_sts)
262{
263 size_t array_size;
264 const char *const *tco_arr;
265
266 if (!tco_sts)
267 return 0;
268
269 printk(BIOS_DEBUG, "TCO_STS: ");
270
271 tco_arr = soc_tco_sts_array(&array_size);
272
273 print_num_status_bits(array_size, tco_sts, tco_arr);
274 printk(BIOS_DEBUG, "\n");
275
276 return tco_sts;
277}
278
279uint32_t pmc_clear_tco_status(void)
280{
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530281 return print_tco_status(tco_reset_status());
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800282}
283
284/* GPE */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700285static void pmc_enable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800286{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700287 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
288 gpe0_en |= mask;
289 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800290}
291
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700292static void pmc_disable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800293{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700294 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
295 gpe0_en &= ~mask;
296 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
297}
298
299void pmc_enable_std_gpe(uint32_t mask)
300{
301 pmc_enable_gpe(GPE_STD, mask);
302}
303
304void pmc_disable_std_gpe(uint32_t mask)
305{
306 pmc_disable_gpe(GPE_STD, mask);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800307}
308
309void pmc_disable_all_gpe(void)
310{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700311 int i;
312 for (i = 0; i < GPE0_REG_MAX; i++)
313 pmc_disable_gpe(i, ~0);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800314}
315
316/* Clear the gpio gpe0 status bits in ACPI registers */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700317static void pmc_clear_gpi_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800318{
319 int i;
320
321 for (i = 0; i < GPE0_REG_MAX; i++) {
322 /* This is reserved GPE block and specific to chipset */
323 if (i == GPE_STD)
324 continue;
325 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
326 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(i));
327 }
328}
329
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700330static uint32_t reset_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800331{
332 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
333 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
334 return gpe_sts;
335}
336
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700337static uint32_t print_std_gpe_sts(uint32_t gpe_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800338{
339 size_t array_size;
340 const char *const *sts_arr;
341
342 if (!gpe_sts)
343 return gpe_sts;
344
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700345 printk(BIOS_DEBUG, "GPE0 STD STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800346
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700347 sts_arr = soc_std_gpe_sts_array(&array_size);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800348 print_num_status_bits(array_size, gpe_sts, sts_arr);
349 printk(BIOS_DEBUG, "\n");
350
351 return gpe_sts;
352}
353
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700354static void pmc_clear_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800355{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700356 print_std_gpe_sts(reset_std_gpe_status());
357}
358
359void pmc_clear_all_gpe_status(void)
360{
361 pmc_clear_std_gpe_status();
362 pmc_clear_gpi_gpe_status();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800363}
364
Aaron Durbin64031672018-04-21 14:45:32 -0600365__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800366void soc_clear_pm_registers(uintptr_t pmc_bar)
367{
368}
369
Tim Chu96b49b52022-12-08 10:12:18 +0000370void pmc_or_mmio32(uint32_t offset, uint32_t ormask)
371{
372 uint32_t reg;
373 uintptr_t pmc_bar;
374
375 pmc_bar = soc_read_pmc_base();
376 reg = read32p(pmc_bar + offset);
377 reg |= ormask;
378 write32p(pmc_bar + offset, reg);
379}
380
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700381void pmc_clear_prsts(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800382{
383 uint32_t prsts;
384 uintptr_t pmc_bar;
385
386 /* Read PMC base address from soc */
387 pmc_bar = soc_read_pmc_base();
388
Angel Ponsf585c6e2021-06-25 10:09:35 +0200389 prsts = read32p(pmc_bar + PRSTS);
390 write32p(pmc_bar + PRSTS, prsts);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800391
392 soc_clear_pm_registers(pmc_bar);
393}
394
Aaron Durbin64031672018-04-21 14:45:32 -0600395__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800396int soc_prev_sleep_state(const struct chipset_power_state *ps,
397 int prev_sleep_state)
398{
399 return prev_sleep_state;
400}
401
402/*
403 * Returns prev_sleep_state and also prints all power management registers.
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100404 * Calls soc_prev_sleep_state which may be implemented by SOC.
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800405 */
406static int pmc_prev_sleep_state(const struct chipset_power_state *ps)
407{
408 /* Default to S0. */
409 int prev_sleep_state = ACPI_S0;
410
411 if (ps->pm1_sts & WAK_STS) {
412 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
413 case ACPI_S3:
Julius Wernercd49cce2019-03-05 16:53:33 -0800414 if (CONFIG(HAVE_ACPI_RESUME))
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800415 prev_sleep_state = ACPI_S3;
416 break;
Evan Green7ef51582022-05-02 12:22:51 -0700417 case ACPI_S4:
418 prev_sleep_state = ACPI_S4;
419 break;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800420 case ACPI_S5:
421 prev_sleep_state = ACPI_S5;
422 break;
423 }
424
425 /* Clear SLP_TYP. */
Furquan Shaikhab620182017-10-16 22:19:13 -0700426 pmc_write_pm1_control(ps->pm1_cnt & ~(SLP_TYP));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800427 }
428 return soc_prev_sleep_state(ps, prev_sleep_state);
429}
430
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700431void pmc_fill_pm_reg_info(struct chipset_power_state *ps)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800432{
433 int i;
434
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700435 memset(ps, 0, sizeof(*ps));
436
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800437 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
438 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
Furquan Shaikhab620182017-10-16 22:19:13 -0700439 ps->pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800440
441 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
442 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
443
444 for (i = 0; i < GPE0_REG_MAX; i++) {
445 ps->gpe0_sts[i] = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
446 ps->gpe0_en[i] = inl(ACPI_BASE_ADDRESS + GPE0_EN(i));
447 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
448 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
449 }
450
451 soc_fill_power_state(ps);
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700452}
453
454/* Reads and prints ACPI specific PM registers */
455int pmc_fill_power_state(struct chipset_power_state *ps)
456{
457 pmc_fill_pm_reg_info(ps);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800458
459 ps->prev_sleep_state = pmc_prev_sleep_state(ps);
460 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
461
462 return ps->prev_sleep_state;
463}
464
Julius Wernercd49cce2019-03-05 16:53:33 -0800465#if CONFIG(PMC_GLOBAL_RESET_ENABLE_LOCK)
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100466void pmc_global_reset_disable_and_lock(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800467{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100468 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800469 uint32_t reg;
470
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100471 reg = read32(etr);
472 reg = (reg & ~CF9_GLB_RST) | CF9_LOCK;
473 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800474}
475
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800476void pmc_global_reset_enable(bool enable)
477{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100478 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800479 uint32_t reg;
480
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100481 reg = read32(etr);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800482 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100483 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800484}
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200485#endif // CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800486
Bill XIE516c0a52020-02-24 23:08:35 +0800487int platform_is_resuming(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800488{
Harsha B R5754ead2022-07-25 17:24:37 +0530489 /* Read power state from PMC data structure */
490 if (ENV_RAMSTAGE)
491 return acpi_get_sleep_type() == ACPI_S3;
492
493 /* Read power state from PMC ABASE */
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800494 if (!(inw(ACPI_BASE_ADDRESS + PM1_STS) & WAK_STS))
495 return 0;
496
Furquan Shaikhab620182017-10-16 22:19:13 -0700497 return acpi_sleep_from_pm1(pmc_read_pm1_control()) == ACPI_S3;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800498}
499
Furquan Shaikh76cedd22020-05-02 10:24:23 -0700500/* Read and clear GPE status (defined in acpi/acpi.h) */
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800501int acpi_get_gpe(int gpe)
502{
503 int bank;
504 uint32_t mask, sts;
505 struct stopwatch sw;
506 int rc = 0;
507
508 if (gpe < 0 || gpe > GPE_MAX)
509 return -1;
510
511 bank = gpe / 32;
512 mask = 1 << (gpe % 32);
513
514 /* Wait up to 1ms for GPE status to clear */
515 stopwatch_init_msecs_expire(&sw, 1);
516 do {
517 if (stopwatch_expired(&sw))
518 return rc;
519
520 sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(bank));
521 if (sts & mask) {
522 outl(mask, ACPI_BASE_ADDRESS + GPE0_STS(bank));
523 rc = 1;
524 }
525 } while (sts & mask);
526
527 return rc;
528}
529
530/*
531 * The PM1 control is set to S5 when vboot requests a reboot because the power
532 * state code above may not have collected its data yet. Therefore, set it to
533 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
534 * resume path and requests a reboot. This prevents a reboot loop where the
535 * error is continually hit on the failing vboot resume path.
536 */
537void vboot_platform_prepare_reboot(void)
538{
Furquan Shaikhab620182017-10-16 22:19:13 -0700539 uint32_t pm1_cnt;
540 pm1_cnt = (pmc_read_pm1_control() & ~(SLP_TYP)) |
541 (SLP_TYP_S5 << SLP_TYP_SHIFT);
542 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800543}
544
545void poweroff(void)
546{
547 pmc_enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
548
549 /*
550 * Setting SLP_TYP_S5 in PM1 triggers SLP_SMI, which is handled by SMM
551 * to transition to S5 state. If halt is called in SMM, then it prevents
552 * the SMI handler from being triggered and system never enters S5.
553 */
554 if (!ENV_SMM)
555 halt();
556}
557
558void pmc_gpe_init(void)
559{
560 uint32_t gpio_cfg = 0;
561 uint32_t gpio_cfg_reg;
562 uint8_t dw0, dw1, dw2;
563
564 /* Read PMC base address from soc. This is implemented in soc */
565 uintptr_t pmc_bar = soc_read_pmc_base();
566
567 /*
568 * Get the dwX values for pmc gpe settings.
569 */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700570 soc_get_gpi_gpe_configs(&dw0, &dw1, &dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800571
572 const uint32_t gpio_cfg_mask =
573 (GPE0_DWX_MASK << GPE0_DW_SHIFT(0)) |
574 (GPE0_DWX_MASK << GPE0_DW_SHIFT(1)) |
575 (GPE0_DWX_MASK << GPE0_DW_SHIFT(2));
576
577 /* Making sure that bad values don't bleed into the other fields */
578 dw0 &= GPE0_DWX_MASK;
579 dw1 &= GPE0_DWX_MASK;
580 dw2 &= GPE0_DWX_MASK;
581
582 /*
583 * Route the GPIOs to the GPE0 block. Determine that all values
584 * are different, and if they aren't use the reset values.
585 */
586 if (dw0 == dw1 || dw1 == dw2) {
587 printk(BIOS_INFO, "PMC: Using default GPE route.\n");
Angel Ponsf585c6e2021-06-25 10:09:35 +0200588 gpio_cfg = read32p(pmc_bar + GPIO_GPE_CFG);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800589
590 dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
591 dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
592 dw2 = (gpio_cfg >> GPE0_DW_SHIFT(2)) & GPE0_DWX_MASK;
593 } else {
Elyes Haouas9018dee2022-11-18 15:07:33 +0100594 gpio_cfg |= (uint32_t)dw0 << GPE0_DW_SHIFT(0);
595 gpio_cfg |= (uint32_t)dw1 << GPE0_DW_SHIFT(1);
596 gpio_cfg |= (uint32_t)dw2 << GPE0_DW_SHIFT(2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800597 }
598
Angel Ponsf585c6e2021-06-25 10:09:35 +0200599 gpio_cfg_reg = read32p(pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800600 gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
601
Angel Ponsf585c6e2021-06-25 10:09:35 +0200602 write32p(pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800603
604 /* Set the routes in the GPIO communities as well. */
605 gpio_route_gpe(dw0, dw1, dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800606}
Nico Huberef19ce52019-08-05 19:19:59 +0200607
Subrata Banikaf27ac22022-02-18 00:44:15 +0530608#if ENV_RAMSTAGE
609static void pmc_clear_pmcon_sts_mmio(void)
610{
611 uint8_t *addr = pmc_mmio_regs();
612
613 clrbits32((addr + GEN_PMCON_A), MS4V);
614}
615
616static void pmc_clear_pmcon_sts_pci(void)
617{
618 struct device *dev = pcidev_path_on_root(PCH_DEVFN_PMC);
619 if (!dev)
620 return;
621
622 pci_and_config32(dev, GEN_PMCON_A, ~MS4V);
623}
624
625/*
626 * Clear PMC GEN_PMCON_A register status bits:
627 * SUS_PWR_FLR, GBL_RST_STS, HOST_RST_STS, PWR_FLR bits
628 * while retaining MS4V write-1-to-clear bit
629 */
630void pmc_clear_pmcon_sts(void)
631{
632 /*
633 * Accessing PMC GEN_PMCON_A register differs between different Intel chipsets.
634 * Typically, there are two possible ways to perform GEN_PMCON_A register programming
635 * (like `pmc_clear_pmcon_sts()`) as:
636 * 1. Using PCI configuration space when GEN_PMCON_A is a PCI configuration register.
637 * 2. Using MMIO access when GEN_PMCON_A is a memory mapped register.
638 */
639 if (CONFIG(SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION))
640 pmc_clear_pmcon_sts_mmio();
641 else
642 pmc_clear_pmcon_sts_pci();
643}
644#endif
645
Nico Huberef19ce52019-08-05 19:19:59 +0200646void pmc_set_power_failure_state(const bool target_on)
647{
Angel Pons88dcb312021-04-26 17:10:28 +0200648 const unsigned int state = get_uint_option("power_on_after_fail",
Angel Pons62719a32021-04-19 13:15:28 +0200649 CONFIG_MAINBOARD_POWER_FAILURE_STATE);
Nico Huber6bbabef2019-08-05 21:24:00 +0200650
Nico Huberdca081b2021-06-15 17:19:10 +0200651 /*
652 * On the shutdown path (target_on == false), we only need to
653 * update the register for MAINBOARD_POWER_STATE_PREVIOUS. For
654 * all other cases, we don't write the register to avoid clob-
655 * bering the value set on the boot path. This is necessary,
656 * for instance, when we can't access the option backend in SMM.
657 */
658
Nico Huberef19ce52019-08-05 19:19:59 +0200659 switch (state) {
660 case MAINBOARD_POWER_STATE_OFF:
Nico Huberdca081b2021-06-15 17:19:10 +0200661 if (!target_on)
662 break;
Nico Huberef19ce52019-08-05 19:19:59 +0200663 printk(BIOS_INFO, "Set power off after power failure.\n");
Nico Huberdca081b2021-06-15 17:19:10 +0200664 pmc_soc_set_afterg3_en(false);
Nico Huberef19ce52019-08-05 19:19:59 +0200665 break;
666 case MAINBOARD_POWER_STATE_ON:
Nico Huberdca081b2021-06-15 17:19:10 +0200667 if (!target_on)
668 break;
Nico Huberef19ce52019-08-05 19:19:59 +0200669 printk(BIOS_INFO, "Set power on after power failure.\n");
Nico Huberdca081b2021-06-15 17:19:10 +0200670 pmc_soc_set_afterg3_en(true);
Nico Huberef19ce52019-08-05 19:19:59 +0200671 break;
672 case MAINBOARD_POWER_STATE_PREVIOUS:
673 printk(BIOS_INFO, "Keep power state after power failure.\n");
Nico Huberdca081b2021-06-15 17:19:10 +0200674 pmc_soc_set_afterg3_en(target_on);
Nico Huberef19ce52019-08-05 19:19:59 +0200675 break;
676 default:
Julius Wernere9665952022-01-21 17:06:20 -0800677 printk(BIOS_WARNING, "Unknown power-failure state: %d\n", state);
Nico Huberef19ce52019-08-05 19:19:59 +0200678 break;
679 }
Nico Huberef19ce52019-08-05 19:19:59 +0200680}
V Sowmya186250f2020-09-02 16:40:24 +0530681
682/* This function returns the highest assertion duration of the SLP_Sx assertion widths */
683static enum min_assert_dur get_high_assert_width(const struct cfg_assert_dur *cfg_assert_dur)
684{
685 enum min_assert_dur max_assert_dur = cfg_assert_dur->slp_s4;
686
687 if (max_assert_dur < cfg_assert_dur->slp_s3)
688 max_assert_dur = cfg_assert_dur->slp_s3;
689
690 if (max_assert_dur < cfg_assert_dur->slp_a)
691 max_assert_dur = cfg_assert_dur->slp_a;
692
693 return max_assert_dur;
694}
695
696/* This function converts assertion durations from register-encoded to microseconds */
697static void get_min_assert_dur(uint8_t slp_s4_min_assert, uint8_t slp_s3_min_assert,
698 uint8_t slp_a_min_assert, uint8_t pm_pwr_cyc_dur,
699 struct cfg_assert_dur *cfg_assert_dur)
700{
701 /*
702 * Ensure slp_x_dur_list[] elements in the devicetree config are in sync with
703 * FSP encoded values.
704 */
705
706 /* slp_s4_assert_dur_list : 1s, 1s(default), 2s, 3s, 4s */
707 const enum min_assert_dur slp_s4_assert_dur_list[] = {
708 MinAssertDur1s, MinAssertDur1s, MinAssertDur2s, MinAssertDur3s, MinAssertDur4s
709 };
710
711 /* slp_s3_assert_dur_list: 50ms, 60us, 1ms, 50ms (Default), 2s */
712 const enum min_assert_dur slp_s3_assert_dur_list[] = {
713 MinAssertDur50ms, MinAssertDur60us, MinAssertDur1ms, MinAssertDur50ms,
714 MinAssertDur2s
715 };
716
717 /* slp_a_assert_dur_list: 2s, 0s, 4s, 98ms, 2s(Default) */
718 const enum min_assert_dur slp_a_assert_dur_list[] = {
719 MinAssertDur2s, MinAssertDur0s, MinAssertDur4s, MinAssertDur98ms, MinAssertDur2s
720 };
721
722 /* pm_pwr_cyc_dur_list: 4s(Default), 1s, 2s, 3s, 4s */
723 const enum min_assert_dur pm_pwr_cyc_dur_list[] = {
724 MinAssertDur4s, MinAssertDur1s, MinAssertDur2s, MinAssertDur3s, MinAssertDur4s
725 };
726
727 /* Get signal assertion width */
728 if (slp_s4_min_assert < ARRAY_SIZE(slp_s4_assert_dur_list))
729 cfg_assert_dur->slp_s4 = slp_s4_assert_dur_list[slp_s4_min_assert];
730
731 if (slp_s3_min_assert < ARRAY_SIZE(slp_s3_assert_dur_list))
732 cfg_assert_dur->slp_s3 = slp_s3_assert_dur_list[slp_s3_min_assert];
733
734 if (slp_a_min_assert < ARRAY_SIZE(slp_a_assert_dur_list))
735 cfg_assert_dur->slp_a = slp_a_assert_dur_list[slp_a_min_assert];
736
737 if (pm_pwr_cyc_dur < ARRAY_SIZE(pm_pwr_cyc_dur_list))
738 cfg_assert_dur->pm_pwr_cyc_dur = pm_pwr_cyc_dur_list[pm_pwr_cyc_dur];
739}
740
741/*
742 * This function ensures that the duration programmed in the PchPmPwrCycDur will never be
743 * smaller than the SLP_Sx assertion widths.
744 * If the pm_pwr_cyc_dur is less than any of the SLP_Sx assertion widths then it returns the
745 * default value PCH_PM_PWR_CYC_DUR.
746 */
747uint8_t get_pm_pwr_cyc_dur(uint8_t slp_s4_min_assert, uint8_t slp_s3_min_assert,
748 uint8_t slp_a_min_assert, uint8_t pm_pwr_cyc_dur)
749{
750 /* Set default values for the minimum assertion duration */
751 struct cfg_assert_dur cfg_assert_dur = {
752 .slp_a = MinAssertDur2s,
753 .slp_s4 = MinAssertDur1s,
754 .slp_s3 = MinAssertDur50ms,
755 .pm_pwr_cyc_dur = MinAssertDur4s
756 };
757
758 enum min_assert_dur high_assert_width;
759
760 /* Convert assertion durations from register-encoded to microseconds */
761 get_min_assert_dur(slp_s4_min_assert, slp_s3_min_assert, slp_a_min_assert,
762 pm_pwr_cyc_dur, &cfg_assert_dur);
763
764 /* Get the highest assertion duration among PCH EDS specified signals for pwr_cyc_dur */
765 high_assert_width = get_high_assert_width(&cfg_assert_dur);
766
767 if (cfg_assert_dur.pm_pwr_cyc_dur >= high_assert_width)
768 return pm_pwr_cyc_dur;
769
770 printk(BIOS_DEBUG,
771 "Set PmPwrCycDur to 4s as configured PmPwrCycDur (%d) violates PCH EDS "
772 "spec\n", pm_pwr_cyc_dur);
773
774 return PCH_PM_PWR_CYC_DUR;
775}
Subrata Banik3e959d82020-09-28 17:50:00 +0530776
Arthur Heymans08c646c2020-11-19 13:56:41 +0100777void pmc_set_acpi_mode(void)
778{
Arthur Heymans8461cec2020-11-19 14:22:24 +0100779 if (!CONFIG(NO_SMM) && !acpi_is_wakeup_s3()) {
Arthur Heymans08c646c2020-11-19 13:56:41 +0100780 apm_control(APM_CNT_ACPI_DISABLE);
781 }
782}
Lean Sheng Tan508dc162021-06-16 01:32:22 -0700783
784enum pch_pmc_xtal pmc_get_xtal_freq(void)
785{
Lean Sheng Tan75020002021-06-30 01:47:48 -0700786 if (!CONFIG(SOC_INTEL_COMMON_BLOCK_PMC_EPOC))
Lean Sheng Tan508dc162021-06-16 01:32:22 -0700787 dead_code();
788
Lean Sheng Tanbed1b602021-06-16 09:41:37 -0700789 uint32_t xtal_freq = 0;
790 const uint32_t epoc = read32p(soc_read_pmc_base() + PCH_PMC_EPOC);
Lean Sheng Tan508dc162021-06-16 01:32:22 -0700791
Lean Sheng Tanbed1b602021-06-16 09:41:37 -0700792 /* XTAL frequency in bits 21, 20, 17 */
793 xtal_freq |= !!(epoc & (1 << 21)) << 2;
794 xtal_freq |= !!(epoc & (1 << 20)) << 1;
795 xtal_freq |= !!(epoc & (1 << 17)) << 0;
796 switch (xtal_freq) {
797 case 0:
798 return XTAL_24_MHZ;
799 case 1:
800 return XTAL_19_2_MHZ;
801 case 2:
802 return XTAL_38_4_MHZ;
803 default:
804 printk(BIOS_ERR, "Unknown EPOC XTAL frequency setting %u\n", xtal_freq);
805 return XTAL_UNKNOWN_FREQ;
806 }
Lean Sheng Tan508dc162021-06-16 01:32:22 -0700807}
Subrata Banika3146202022-04-29 14:19:32 +0530808
809void pmc_send_pci_enum_done(void)
810{
811 struct pmc_ipc_buffer req = { 0 };
812 struct pmc_ipc_buffer rsp;
813 uint32_t cmd;
814
815 cmd = pmc_make_ipc_cmd(PMC_IPC_BIOS_RST_COMPLETE,
816 PMC_IPC_BIOS_RST_SUBID_PCI_ENUM_DONE, 0);
817 if (pmc_send_ipc_cmd(cmd, &req, &rsp) != CB_SUCCESS)
818 printk(BIOS_ERR, "PMC: Failed sending PCI Enumeration Done Command\n");
819}