blob: 3fb386642a5cc96353f36c9bb608f206fa7a89b3 [file] [log] [blame]
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2017 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
Shaunak Sahaf0738722017-10-02 15:01:33 -070016#include <arch/early_variables.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080017#include <arch/io.h>
18#include <cbmem.h>
Aaron Durbin64031672018-04-21 14:45:32 -060019#include <compiler.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080020#include <console/console.h>
21#include <halt.h>
22#include <intelblocks/pmclib.h>
23#include <intelblocks/gpio.h>
24#include <soc/pm.h>
Shaunak Sahaf0738722017-10-02 15:01:33 -070025#include <string.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080026#include <timer.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020027#include <security/vboot/vboot_common.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080028
Shaunak Sahaf0738722017-10-02 15:01:33 -070029static struct chipset_power_state power_state CAR_GLOBAL;
30
31struct chipset_power_state *pmc_get_power_state(void)
32{
33 struct chipset_power_state *ptr = NULL;
34
35 if (cbmem_possibly_online())
36 ptr = cbmem_find(CBMEM_ID_POWER_STATE);
37
38 /* cbmem is online but ptr is not populated yet */
39 if (ptr == NULL && !(ENV_RAMSTAGE || ENV_POSTCAR))
40 return car_get_var_ptr(&power_state);
41
42 return ptr;
43}
44
45static void migrate_power_state(int is_recovery)
46{
47 struct chipset_power_state *ps_cbmem;
48 struct chipset_power_state *ps_car;
49
50 ps_car = car_get_var_ptr(&power_state);
51 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
52
53 if (ps_cbmem == NULL) {
54 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
55 return;
56 }
57 memcpy(ps_cbmem, ps_car, sizeof(*ps_cbmem));
58}
59ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
60
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080061static void print_num_status_bits(int num_bits, uint32_t status,
62 const char *const bit_names[])
63{
64 int i;
65
66 if (!status)
67 return;
68
69 for (i = num_bits - 1; i >= 0; i--) {
70 if (status & (1 << i)) {
71 if (bit_names[i])
72 printk(BIOS_DEBUG, "%s ", bit_names[i]);
73 else
74 printk(BIOS_DEBUG, "BIT%d ", i);
75 }
76 }
77}
78
Aaron Durbin64031672018-04-21 14:45:32 -060079__weak uint32_t soc_get_smi_status(uint32_t generic_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080080{
81 return generic_sts;
82}
83
Subrata Banik9b98feb2017-12-13 11:02:43 +053084/*
85 * Set PMC register to know which state system should be after
86 * power reapplied
87 */
Aaron Durbin64031672018-04-21 14:45:32 -060088__weak void pmc_soc_restore_power_failure(void)
Subrata Banik9b98feb2017-12-13 11:02:43 +053089{
90 /*
91 * SoC code should set PMC config register in order to set
92 * MAINBOARD_POWER_ON bit as per EDS.
93 */
94}
95
Bora Guvendik3cb0e272018-09-28 16:19:00 -070096int acpi_get_sleep_type(void)
97{
98 struct chipset_power_state *ps;
99
100 ps = pmc_get_power_state();
101 return ps->prev_sleep_state;
102}
103
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800104static uint32_t pmc_reset_smi_status(void)
105{
106 uint32_t smi_sts = inl(ACPI_BASE_ADDRESS + SMI_STS);
107 outl(smi_sts, ACPI_BASE_ADDRESS + SMI_STS);
108
109 return soc_get_smi_status(smi_sts);
110}
111
112static uint32_t print_smi_status(uint32_t smi_sts)
113{
114 size_t array_size;
115 const char *const *smi_arr;
116
117 if (!smi_sts)
118 return 0;
119
120 printk(BIOS_DEBUG, "SMI_STS: ");
121
122 smi_arr = soc_smi_sts_array(&array_size);
123
124 print_num_status_bits(array_size, smi_sts, smi_arr);
125 printk(BIOS_DEBUG, "\n");
126
127 return smi_sts;
128}
129
Shaunak Saha25cc76f2017-09-28 15:13:05 -0700130/*
131 * Update supplied events in PM1_EN register. This does not disable any already
132 * set events.
133 */
134void pmc_update_pm1_enable(u16 events)
135{
136 u16 pm1_en = pmc_read_pm1_enable();
137 pm1_en |= events;
138 pmc_enable_pm1(pm1_en);
139}
140
141/* Read events set in PM1_EN register. */
142uint16_t pmc_read_pm1_enable(void)
143{
144 return inw(ACPI_BASE_ADDRESS + PM1_EN);
145}
146
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800147uint32_t pmc_clear_smi_status(void)
148{
149 uint32_t sts = pmc_reset_smi_status();
150
151 return print_smi_status(sts);
152}
153
154uint32_t pmc_get_smi_en(void)
155{
156 return inl(ACPI_BASE_ADDRESS + SMI_EN);
157}
158
159void pmc_enable_smi(uint32_t mask)
160{
161 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
162 smi_en |= mask;
163 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
164}
165
166void pmc_disable_smi(uint32_t mask)
167{
168 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
169 smi_en &= ~mask;
170 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
171}
172
173/* PM1 */
174void pmc_enable_pm1(uint16_t events)
175{
176 outw(events, ACPI_BASE_ADDRESS + PM1_EN);
177}
178
Furquan Shaikhab620182017-10-16 22:19:13 -0700179uint32_t pmc_read_pm1_control(void)
180{
181 return inl(ACPI_BASE_ADDRESS + PM1_CNT);
182}
183
184void pmc_write_pm1_control(uint32_t pm1_cnt)
185{
186 outl(pm1_cnt, ACPI_BASE_ADDRESS + PM1_CNT);
187}
188
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800189void pmc_enable_pm1_control(uint32_t mask)
190{
Furquan Shaikhab620182017-10-16 22:19:13 -0700191 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800192 pm1_cnt |= mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700193 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800194}
195
196void pmc_disable_pm1_control(uint32_t mask)
197{
Furquan Shaikhab620182017-10-16 22:19:13 -0700198 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800199 pm1_cnt &= ~mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700200 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800201}
202
203static uint16_t reset_pm1_status(void)
204{
205 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
206 outw(pm1_sts, ACPI_BASE_ADDRESS + PM1_STS);
207 return pm1_sts;
208}
209
210static uint16_t print_pm1_status(uint16_t pm1_sts)
211{
212 static const char *const pm1_sts_bits[] = {
213 [0] = "TMROF",
214 [5] = "GBL",
215 [8] = "PWRBTN",
216 [10] = "RTC",
217 [11] = "PRBTNOR",
218 [13] = "USB",
219 [14] = "PCIEXPWAK",
220 [15] = "WAK",
221 };
222
223 if (!pm1_sts)
224 return 0;
225
226 printk(BIOS_SPEW, "PM1_STS: ");
227 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
228 printk(BIOS_SPEW, "\n");
229
230 return pm1_sts;
231}
232
233uint16_t pmc_clear_pm1_status(void)
234{
235 return print_pm1_status(reset_pm1_status());
236}
237
238/* TCO */
239
240static uint32_t print_tco_status(uint32_t tco_sts)
241{
242 size_t array_size;
243 const char *const *tco_arr;
244
245 if (!tco_sts)
246 return 0;
247
248 printk(BIOS_DEBUG, "TCO_STS: ");
249
250 tco_arr = soc_tco_sts_array(&array_size);
251
252 print_num_status_bits(array_size, tco_sts, tco_arr);
253 printk(BIOS_DEBUG, "\n");
254
255 return tco_sts;
256}
257
258uint32_t pmc_clear_tco_status(void)
259{
260 return print_tco_status(soc_reset_tco_status());
261}
262
263/* GPE */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700264static void pmc_enable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800265{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700266 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
267 gpe0_en |= mask;
268 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800269}
270
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700271static void pmc_disable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800272{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700273 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
274 gpe0_en &= ~mask;
275 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
276}
277
278void pmc_enable_std_gpe(uint32_t mask)
279{
280 pmc_enable_gpe(GPE_STD, mask);
281}
282
283void pmc_disable_std_gpe(uint32_t mask)
284{
285 pmc_disable_gpe(GPE_STD, mask);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800286}
287
288void pmc_disable_all_gpe(void)
289{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700290 int i;
291 for (i = 0; i < GPE0_REG_MAX; i++)
292 pmc_disable_gpe(i, ~0);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800293}
294
295/* Clear the gpio gpe0 status bits in ACPI registers */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700296static void pmc_clear_gpi_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800297{
298 int i;
299
300 for (i = 0; i < GPE0_REG_MAX; i++) {
301 /* This is reserved GPE block and specific to chipset */
302 if (i == GPE_STD)
303 continue;
304 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
305 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(i));
306 }
307}
308
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700309static uint32_t reset_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800310{
311 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
312 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
313 return gpe_sts;
314}
315
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700316static uint32_t print_std_gpe_sts(uint32_t gpe_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800317{
318 size_t array_size;
319 const char *const *sts_arr;
320
321 if (!gpe_sts)
322 return gpe_sts;
323
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700324 printk(BIOS_DEBUG, "GPE0 STD STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800325
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700326 sts_arr = soc_std_gpe_sts_array(&array_size);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800327 print_num_status_bits(array_size, gpe_sts, sts_arr);
328 printk(BIOS_DEBUG, "\n");
329
330 return gpe_sts;
331}
332
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700333static void pmc_clear_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800334{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700335 print_std_gpe_sts(reset_std_gpe_status());
336}
337
338void pmc_clear_all_gpe_status(void)
339{
340 pmc_clear_std_gpe_status();
341 pmc_clear_gpi_gpe_status();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800342}
343
Aaron Durbin64031672018-04-21 14:45:32 -0600344__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800345void soc_clear_pm_registers(uintptr_t pmc_bar)
346{
347}
348
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700349void pmc_clear_prsts(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800350{
351 uint32_t prsts;
352 uintptr_t pmc_bar;
353
354 /* Read PMC base address from soc */
355 pmc_bar = soc_read_pmc_base();
356
357 prsts = read32((void *)(pmc_bar + PRSTS));
358 write32((void *)(pmc_bar + PRSTS), prsts);
359
360 soc_clear_pm_registers(pmc_bar);
361}
362
Aaron Durbin64031672018-04-21 14:45:32 -0600363__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800364int soc_prev_sleep_state(const struct chipset_power_state *ps,
365 int prev_sleep_state)
366{
367 return prev_sleep_state;
368}
369
370/*
371 * Returns prev_sleep_state and also prints all power management registers.
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100372 * Calls soc_prev_sleep_state which may be implemented by SOC.
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800373 */
374static int pmc_prev_sleep_state(const struct chipset_power_state *ps)
375{
376 /* Default to S0. */
377 int prev_sleep_state = ACPI_S0;
378
379 if (ps->pm1_sts & WAK_STS) {
380 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
381 case ACPI_S3:
382 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME))
383 prev_sleep_state = ACPI_S3;
384 break;
385 case ACPI_S5:
386 prev_sleep_state = ACPI_S5;
387 break;
388 }
389
390 /* Clear SLP_TYP. */
Furquan Shaikhab620182017-10-16 22:19:13 -0700391 pmc_write_pm1_control(ps->pm1_cnt & ~(SLP_TYP));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800392 }
393 return soc_prev_sleep_state(ps, prev_sleep_state);
394}
395
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700396void pmc_fill_pm_reg_info(struct chipset_power_state *ps)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800397{
398 int i;
399
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700400 memset(ps, 0, sizeof(*ps));
401
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800402 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
403 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
Furquan Shaikhab620182017-10-16 22:19:13 -0700404 ps->pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800405
406 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
407 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
408
409 for (i = 0; i < GPE0_REG_MAX; i++) {
410 ps->gpe0_sts[i] = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
411 ps->gpe0_en[i] = inl(ACPI_BASE_ADDRESS + GPE0_EN(i));
412 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
413 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
414 }
415
416 soc_fill_power_state(ps);
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700417}
418
419/* Reads and prints ACPI specific PM registers */
420int pmc_fill_power_state(struct chipset_power_state *ps)
421{
422 pmc_fill_pm_reg_info(ps);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800423
424 ps->prev_sleep_state = pmc_prev_sleep_state(ps);
425 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
426
427 return ps->prev_sleep_state;
428}
429
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200430#if IS_ENABLED(CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800431/*
432 * If possible, lock 0xcf9. Once the register is locked, it can't be changed.
433 * This lock is reset on cold boot, hard reset, soft reset and Sx.
434 */
435void pmc_global_reset_lock(void)
436{
437 /* Read PMC base address from soc */
438 uintptr_t etr = soc_read_pmc_base() + ETR;
439 uint32_t reg;
440
441 reg = read32((void *)etr);
442 if (reg & CF9_LOCK)
443 return;
444 reg |= CF9_LOCK;
445 write32((void *)etr, reg);
446}
447
448/*
449 * Enable or disable global reset. If global reset is enabled, hard reset and
450 * soft reset will trigger global reset, where both host and TXE are reset.
451 * This is cleared on cold boot, hard reset, soft reset and Sx.
452 */
453void pmc_global_reset_enable(bool enable)
454{
455 /* Read PMC base address from soc */
456 uintptr_t etr = soc_read_pmc_base() + ETR;
457 uint32_t reg;
458
459 reg = read32((void *)etr);
460 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
461 write32((void *)etr, reg);
462}
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200463#endif // CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800464
465int vboot_platform_is_resuming(void)
466{
467 if (!(inw(ACPI_BASE_ADDRESS + PM1_STS) & WAK_STS))
468 return 0;
469
Furquan Shaikhab620182017-10-16 22:19:13 -0700470 return acpi_sleep_from_pm1(pmc_read_pm1_control()) == ACPI_S3;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800471}
472
473/* Read and clear GPE status (defined in arch/acpi.h) */
474int acpi_get_gpe(int gpe)
475{
476 int bank;
477 uint32_t mask, sts;
478 struct stopwatch sw;
479 int rc = 0;
480
481 if (gpe < 0 || gpe > GPE_MAX)
482 return -1;
483
484 bank = gpe / 32;
485 mask = 1 << (gpe % 32);
486
487 /* Wait up to 1ms for GPE status to clear */
488 stopwatch_init_msecs_expire(&sw, 1);
489 do {
490 if (stopwatch_expired(&sw))
491 return rc;
492
493 sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(bank));
494 if (sts & mask) {
495 outl(mask, ACPI_BASE_ADDRESS + GPE0_STS(bank));
496 rc = 1;
497 }
498 } while (sts & mask);
499
500 return rc;
501}
502
503/*
504 * The PM1 control is set to S5 when vboot requests a reboot because the power
505 * state code above may not have collected its data yet. Therefore, set it to
506 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
507 * resume path and requests a reboot. This prevents a reboot loop where the
508 * error is continually hit on the failing vboot resume path.
509 */
510void vboot_platform_prepare_reboot(void)
511{
Furquan Shaikhab620182017-10-16 22:19:13 -0700512 uint32_t pm1_cnt;
513 pm1_cnt = (pmc_read_pm1_control() & ~(SLP_TYP)) |
514 (SLP_TYP_S5 << SLP_TYP_SHIFT);
515 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800516}
517
518void poweroff(void)
519{
520 pmc_enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
521
522 /*
523 * Setting SLP_TYP_S5 in PM1 triggers SLP_SMI, which is handled by SMM
524 * to transition to S5 state. If halt is called in SMM, then it prevents
525 * the SMI handler from being triggered and system never enters S5.
526 */
527 if (!ENV_SMM)
528 halt();
529}
530
531void pmc_gpe_init(void)
532{
533 uint32_t gpio_cfg = 0;
534 uint32_t gpio_cfg_reg;
535 uint8_t dw0, dw1, dw2;
536
537 /* Read PMC base address from soc. This is implemented in soc */
538 uintptr_t pmc_bar = soc_read_pmc_base();
539
540 /*
541 * Get the dwX values for pmc gpe settings.
542 */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700543 soc_get_gpi_gpe_configs(&dw0, &dw1, &dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800544
545 const uint32_t gpio_cfg_mask =
546 (GPE0_DWX_MASK << GPE0_DW_SHIFT(0)) |
547 (GPE0_DWX_MASK << GPE0_DW_SHIFT(1)) |
548 (GPE0_DWX_MASK << GPE0_DW_SHIFT(2));
549
550 /* Making sure that bad values don't bleed into the other fields */
551 dw0 &= GPE0_DWX_MASK;
552 dw1 &= GPE0_DWX_MASK;
553 dw2 &= GPE0_DWX_MASK;
554
555 /*
556 * Route the GPIOs to the GPE0 block. Determine that all values
557 * are different, and if they aren't use the reset values.
558 */
559 if (dw0 == dw1 || dw1 == dw2) {
560 printk(BIOS_INFO, "PMC: Using default GPE route.\n");
561 gpio_cfg = read32((void *)pmc_bar + GPIO_GPE_CFG);
562
563 dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
564 dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
565 dw2 = (gpio_cfg >> GPE0_DW_SHIFT(2)) & GPE0_DWX_MASK;
566 } else {
567 gpio_cfg |= (uint32_t) dw0 << GPE0_DW_SHIFT(0);
568 gpio_cfg |= (uint32_t) dw1 << GPE0_DW_SHIFT(1);
569 gpio_cfg |= (uint32_t) dw2 << GPE0_DW_SHIFT(2);
570 }
571
572 gpio_cfg_reg = read32((void *)pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
573 gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
574
575 write32((void *)pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
576
577 /* Set the routes in the GPIO communities as well. */
578 gpio_route_gpe(dw0, dw1, dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800579}
Subrata Banik9b98feb2017-12-13 11:02:43 +0530580
581/*
582 * Determines what state to go to when power is reapplied
583 * after a power failure (G3 State)
584 */
585int pmc_get_mainboard_power_failure_state_choice(void)
586{
587 if (IS_ENABLED(CONFIG_POWER_STATE_PREVIOUS_AFTER_FAILURE))
588 return MAINBOARD_POWER_STATE_PREVIOUS;
589 else if (IS_ENABLED(CONFIG_POWER_STATE_ON_AFTER_FAILURE))
590 return MAINBOARD_POWER_STATE_ON;
591
592 return MAINBOARD_POWER_STATE_OFF;
593}