blob: 731c50b1957b9fa2f23eebdd00c002fbcd445624 [file] [log] [blame]
Angel Pons0612b272020-04-05 15:46:56 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08003
4#include <arch/io.h>
Bill XIE516c0a52020-02-24 23:08:35 +08005#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02006#include <device/mmio.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08007#include <cbmem.h>
8#include <console/console.h>
9#include <halt.h>
10#include <intelblocks/pmclib.h>
11#include <intelblocks/gpio.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053012#include <intelblocks/tco.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020013#include <option.h>
Bill XIE516c0a52020-02-24 23:08:35 +080014#include <pc80/mc146818rtc.h>
15#include <security/vboot/vboot_common.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080016#include <soc/pm.h>
Nico Huber6bbabef2019-08-05 21:24:00 +020017#include <stdint.h>
Shaunak Sahaf0738722017-10-02 15:01:33 -070018#include <string.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080019#include <timer.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080020
Arthur Heymansea6dd742019-05-25 10:32:31 +020021static struct chipset_power_state power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070022
23struct chipset_power_state *pmc_get_power_state(void)
24{
25 struct chipset_power_state *ptr = NULL;
26
27 if (cbmem_possibly_online())
28 ptr = cbmem_find(CBMEM_ID_POWER_STATE);
29
30 /* cbmem is online but ptr is not populated yet */
31 if (ptr == NULL && !(ENV_RAMSTAGE || ENV_POSTCAR))
Arthur Heymansea6dd742019-05-25 10:32:31 +020032 return &power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070033
34 return ptr;
35}
36
37static void migrate_power_state(int is_recovery)
38{
39 struct chipset_power_state *ps_cbmem;
Shaunak Sahaf0738722017-10-02 15:01:33 -070040
Shaunak Sahaf0738722017-10-02 15:01:33 -070041 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
42
43 if (ps_cbmem == NULL) {
44 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
45 return;
46 }
Arthur Heymansea6dd742019-05-25 10:32:31 +020047 memcpy(ps_cbmem, &power_state, sizeof(*ps_cbmem));
Shaunak Sahaf0738722017-10-02 15:01:33 -070048}
49ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
50
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080051static void print_num_status_bits(int num_bits, uint32_t status,
52 const char *const bit_names[])
53{
54 int i;
55
56 if (!status)
57 return;
58
59 for (i = num_bits - 1; i >= 0; i--) {
60 if (status & (1 << i)) {
61 if (bit_names[i])
62 printk(BIOS_DEBUG, "%s ", bit_names[i]);
63 else
64 printk(BIOS_DEBUG, "BIT%d ", i);
65 }
66 }
67}
68
Aaron Durbin64031672018-04-21 14:45:32 -060069__weak uint32_t soc_get_smi_status(uint32_t generic_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080070{
71 return generic_sts;
72}
73
Bora Guvendik3cb0e272018-09-28 16:19:00 -070074int acpi_get_sleep_type(void)
75{
76 struct chipset_power_state *ps;
John Zhao0ccfc0c2018-10-16 10:48:00 -070077 int prev_sleep_state = ACPI_S0;
Bora Guvendik3cb0e272018-09-28 16:19:00 -070078
79 ps = pmc_get_power_state();
John Zhao0ccfc0c2018-10-16 10:48:00 -070080 if (ps)
81 prev_sleep_state = ps->prev_sleep_state;
82
83 return prev_sleep_state;
Bora Guvendik3cb0e272018-09-28 16:19:00 -070084}
85
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080086static uint32_t pmc_reset_smi_status(void)
87{
88 uint32_t smi_sts = inl(ACPI_BASE_ADDRESS + SMI_STS);
89 outl(smi_sts, ACPI_BASE_ADDRESS + SMI_STS);
90
91 return soc_get_smi_status(smi_sts);
92}
93
94static uint32_t print_smi_status(uint32_t smi_sts)
95{
96 size_t array_size;
97 const char *const *smi_arr;
98
99 if (!smi_sts)
100 return 0;
101
102 printk(BIOS_DEBUG, "SMI_STS: ");
103
104 smi_arr = soc_smi_sts_array(&array_size);
105
106 print_num_status_bits(array_size, smi_sts, smi_arr);
107 printk(BIOS_DEBUG, "\n");
108
109 return smi_sts;
110}
111
Shaunak Saha25cc76f2017-09-28 15:13:05 -0700112/*
113 * Update supplied events in PM1_EN register. This does not disable any already
114 * set events.
115 */
116void pmc_update_pm1_enable(u16 events)
117{
118 u16 pm1_en = pmc_read_pm1_enable();
119 pm1_en |= events;
120 pmc_enable_pm1(pm1_en);
121}
122
123/* Read events set in PM1_EN register. */
124uint16_t pmc_read_pm1_enable(void)
125{
126 return inw(ACPI_BASE_ADDRESS + PM1_EN);
127}
128
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800129uint32_t pmc_clear_smi_status(void)
130{
131 uint32_t sts = pmc_reset_smi_status();
132
133 return print_smi_status(sts);
134}
135
136uint32_t pmc_get_smi_en(void)
137{
138 return inl(ACPI_BASE_ADDRESS + SMI_EN);
139}
140
141void pmc_enable_smi(uint32_t mask)
142{
143 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
144 smi_en |= mask;
145 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
146}
147
148void pmc_disable_smi(uint32_t mask)
149{
150 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
151 smi_en &= ~mask;
152 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
153}
154
155/* PM1 */
156void pmc_enable_pm1(uint16_t events)
157{
158 outw(events, ACPI_BASE_ADDRESS + PM1_EN);
159}
160
Furquan Shaikhab620182017-10-16 22:19:13 -0700161uint32_t pmc_read_pm1_control(void)
162{
163 return inl(ACPI_BASE_ADDRESS + PM1_CNT);
164}
165
166void pmc_write_pm1_control(uint32_t pm1_cnt)
167{
168 outl(pm1_cnt, ACPI_BASE_ADDRESS + PM1_CNT);
169}
170
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800171void pmc_enable_pm1_control(uint32_t mask)
172{
Furquan Shaikhab620182017-10-16 22:19:13 -0700173 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800174 pm1_cnt |= mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700175 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800176}
177
178void pmc_disable_pm1_control(uint32_t mask)
179{
Furquan Shaikhab620182017-10-16 22:19:13 -0700180 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800181 pm1_cnt &= ~mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700182 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800183}
184
185static uint16_t reset_pm1_status(void)
186{
187 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
188 outw(pm1_sts, ACPI_BASE_ADDRESS + PM1_STS);
189 return pm1_sts;
190}
191
192static uint16_t print_pm1_status(uint16_t pm1_sts)
193{
194 static const char *const pm1_sts_bits[] = {
195 [0] = "TMROF",
196 [5] = "GBL",
197 [8] = "PWRBTN",
198 [10] = "RTC",
199 [11] = "PRBTNOR",
200 [13] = "USB",
201 [14] = "PCIEXPWAK",
202 [15] = "WAK",
203 };
204
205 if (!pm1_sts)
206 return 0;
207
208 printk(BIOS_SPEW, "PM1_STS: ");
209 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
210 printk(BIOS_SPEW, "\n");
211
212 return pm1_sts;
213}
214
215uint16_t pmc_clear_pm1_status(void)
216{
217 return print_pm1_status(reset_pm1_status());
218}
219
220/* TCO */
221
222static uint32_t print_tco_status(uint32_t tco_sts)
223{
224 size_t array_size;
225 const char *const *tco_arr;
226
227 if (!tco_sts)
228 return 0;
229
230 printk(BIOS_DEBUG, "TCO_STS: ");
231
232 tco_arr = soc_tco_sts_array(&array_size);
233
234 print_num_status_bits(array_size, tco_sts, tco_arr);
235 printk(BIOS_DEBUG, "\n");
236
237 return tco_sts;
238}
239
240uint32_t pmc_clear_tco_status(void)
241{
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530242 return print_tco_status(tco_reset_status());
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800243}
244
245/* GPE */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700246static void pmc_enable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800247{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700248 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
249 gpe0_en |= mask;
250 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800251}
252
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700253static void pmc_disable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800254{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700255 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
256 gpe0_en &= ~mask;
257 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
258}
259
260void pmc_enable_std_gpe(uint32_t mask)
261{
262 pmc_enable_gpe(GPE_STD, mask);
263}
264
265void pmc_disable_std_gpe(uint32_t mask)
266{
267 pmc_disable_gpe(GPE_STD, mask);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800268}
269
270void pmc_disable_all_gpe(void)
271{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700272 int i;
273 for (i = 0; i < GPE0_REG_MAX; i++)
274 pmc_disable_gpe(i, ~0);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800275}
276
277/* Clear the gpio gpe0 status bits in ACPI registers */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700278static void pmc_clear_gpi_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800279{
280 int i;
281
282 for (i = 0; i < GPE0_REG_MAX; i++) {
283 /* This is reserved GPE block and specific to chipset */
284 if (i == GPE_STD)
285 continue;
286 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
287 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(i));
288 }
289}
290
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700291static uint32_t reset_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800292{
293 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
294 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
295 return gpe_sts;
296}
297
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700298static uint32_t print_std_gpe_sts(uint32_t gpe_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800299{
300 size_t array_size;
301 const char *const *sts_arr;
302
303 if (!gpe_sts)
304 return gpe_sts;
305
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700306 printk(BIOS_DEBUG, "GPE0 STD STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800307
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700308 sts_arr = soc_std_gpe_sts_array(&array_size);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800309 print_num_status_bits(array_size, gpe_sts, sts_arr);
310 printk(BIOS_DEBUG, "\n");
311
312 return gpe_sts;
313}
314
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700315static void pmc_clear_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800316{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700317 print_std_gpe_sts(reset_std_gpe_status());
318}
319
320void pmc_clear_all_gpe_status(void)
321{
322 pmc_clear_std_gpe_status();
323 pmc_clear_gpi_gpe_status();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800324}
325
Aaron Durbin64031672018-04-21 14:45:32 -0600326__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800327void soc_clear_pm_registers(uintptr_t pmc_bar)
328{
329}
330
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700331void pmc_clear_prsts(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800332{
333 uint32_t prsts;
334 uintptr_t pmc_bar;
335
336 /* Read PMC base address from soc */
337 pmc_bar = soc_read_pmc_base();
338
339 prsts = read32((void *)(pmc_bar + PRSTS));
340 write32((void *)(pmc_bar + PRSTS), prsts);
341
342 soc_clear_pm_registers(pmc_bar);
343}
344
Aaron Durbin64031672018-04-21 14:45:32 -0600345__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800346int soc_prev_sleep_state(const struct chipset_power_state *ps,
347 int prev_sleep_state)
348{
349 return prev_sleep_state;
350}
351
352/*
353 * Returns prev_sleep_state and also prints all power management registers.
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100354 * Calls soc_prev_sleep_state which may be implemented by SOC.
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800355 */
356static int pmc_prev_sleep_state(const struct chipset_power_state *ps)
357{
358 /* Default to S0. */
359 int prev_sleep_state = ACPI_S0;
360
361 if (ps->pm1_sts & WAK_STS) {
362 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
363 case ACPI_S3:
Julius Wernercd49cce2019-03-05 16:53:33 -0800364 if (CONFIG(HAVE_ACPI_RESUME))
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800365 prev_sleep_state = ACPI_S3;
366 break;
367 case ACPI_S5:
368 prev_sleep_state = ACPI_S5;
369 break;
370 }
371
372 /* Clear SLP_TYP. */
Furquan Shaikhab620182017-10-16 22:19:13 -0700373 pmc_write_pm1_control(ps->pm1_cnt & ~(SLP_TYP));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800374 }
375 return soc_prev_sleep_state(ps, prev_sleep_state);
376}
377
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700378void pmc_fill_pm_reg_info(struct chipset_power_state *ps)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800379{
380 int i;
381
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700382 memset(ps, 0, sizeof(*ps));
383
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800384 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
385 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
Furquan Shaikhab620182017-10-16 22:19:13 -0700386 ps->pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800387
388 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
389 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
390
391 for (i = 0; i < GPE0_REG_MAX; i++) {
392 ps->gpe0_sts[i] = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
393 ps->gpe0_en[i] = inl(ACPI_BASE_ADDRESS + GPE0_EN(i));
394 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
395 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
396 }
397
398 soc_fill_power_state(ps);
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700399}
400
401/* Reads and prints ACPI specific PM registers */
402int pmc_fill_power_state(struct chipset_power_state *ps)
403{
404 pmc_fill_pm_reg_info(ps);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800405
406 ps->prev_sleep_state = pmc_prev_sleep_state(ps);
407 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
408
409 return ps->prev_sleep_state;
410}
411
Julius Wernercd49cce2019-03-05 16:53:33 -0800412#if CONFIG(PMC_GLOBAL_RESET_ENABLE_LOCK)
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100413void pmc_global_reset_disable_and_lock(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800414{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100415 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800416 uint32_t reg;
417
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100418 reg = read32(etr);
419 reg = (reg & ~CF9_GLB_RST) | CF9_LOCK;
420 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800421}
422
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800423void pmc_global_reset_enable(bool enable)
424{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100425 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800426 uint32_t reg;
427
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100428 reg = read32(etr);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800429 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100430 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800431}
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200432#endif // CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800433
Bill XIE516c0a52020-02-24 23:08:35 +0800434int platform_is_resuming(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800435{
436 if (!(inw(ACPI_BASE_ADDRESS + PM1_STS) & WAK_STS))
437 return 0;
438
Furquan Shaikhab620182017-10-16 22:19:13 -0700439 return acpi_sleep_from_pm1(pmc_read_pm1_control()) == ACPI_S3;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800440}
441
Furquan Shaikh76cedd22020-05-02 10:24:23 -0700442/* Read and clear GPE status (defined in acpi/acpi.h) */
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800443int acpi_get_gpe(int gpe)
444{
445 int bank;
446 uint32_t mask, sts;
447 struct stopwatch sw;
448 int rc = 0;
449
450 if (gpe < 0 || gpe > GPE_MAX)
451 return -1;
452
453 bank = gpe / 32;
454 mask = 1 << (gpe % 32);
455
456 /* Wait up to 1ms for GPE status to clear */
457 stopwatch_init_msecs_expire(&sw, 1);
458 do {
459 if (stopwatch_expired(&sw))
460 return rc;
461
462 sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(bank));
463 if (sts & mask) {
464 outl(mask, ACPI_BASE_ADDRESS + GPE0_STS(bank));
465 rc = 1;
466 }
467 } while (sts & mask);
468
469 return rc;
470}
471
472/*
473 * The PM1 control is set to S5 when vboot requests a reboot because the power
474 * state code above may not have collected its data yet. Therefore, set it to
475 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
476 * resume path and requests a reboot. This prevents a reboot loop where the
477 * error is continually hit on the failing vboot resume path.
478 */
479void vboot_platform_prepare_reboot(void)
480{
Furquan Shaikhab620182017-10-16 22:19:13 -0700481 uint32_t pm1_cnt;
482 pm1_cnt = (pmc_read_pm1_control() & ~(SLP_TYP)) |
483 (SLP_TYP_S5 << SLP_TYP_SHIFT);
484 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800485}
486
487void poweroff(void)
488{
489 pmc_enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
490
491 /*
492 * Setting SLP_TYP_S5 in PM1 triggers SLP_SMI, which is handled by SMM
493 * to transition to S5 state. If halt is called in SMM, then it prevents
494 * the SMI handler from being triggered and system never enters S5.
495 */
496 if (!ENV_SMM)
497 halt();
498}
499
500void pmc_gpe_init(void)
501{
502 uint32_t gpio_cfg = 0;
503 uint32_t gpio_cfg_reg;
504 uint8_t dw0, dw1, dw2;
505
506 /* Read PMC base address from soc. This is implemented in soc */
507 uintptr_t pmc_bar = soc_read_pmc_base();
508
509 /*
510 * Get the dwX values for pmc gpe settings.
511 */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700512 soc_get_gpi_gpe_configs(&dw0, &dw1, &dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800513
514 const uint32_t gpio_cfg_mask =
515 (GPE0_DWX_MASK << GPE0_DW_SHIFT(0)) |
516 (GPE0_DWX_MASK << GPE0_DW_SHIFT(1)) |
517 (GPE0_DWX_MASK << GPE0_DW_SHIFT(2));
518
519 /* Making sure that bad values don't bleed into the other fields */
520 dw0 &= GPE0_DWX_MASK;
521 dw1 &= GPE0_DWX_MASK;
522 dw2 &= GPE0_DWX_MASK;
523
524 /*
525 * Route the GPIOs to the GPE0 block. Determine that all values
526 * are different, and if they aren't use the reset values.
527 */
528 if (dw0 == dw1 || dw1 == dw2) {
529 printk(BIOS_INFO, "PMC: Using default GPE route.\n");
530 gpio_cfg = read32((void *)pmc_bar + GPIO_GPE_CFG);
531
532 dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
533 dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
534 dw2 = (gpio_cfg >> GPE0_DW_SHIFT(2)) & GPE0_DWX_MASK;
535 } else {
536 gpio_cfg |= (uint32_t) dw0 << GPE0_DW_SHIFT(0);
537 gpio_cfg |= (uint32_t) dw1 << GPE0_DW_SHIFT(1);
538 gpio_cfg |= (uint32_t) dw2 << GPE0_DW_SHIFT(2);
539 }
540
541 gpio_cfg_reg = read32((void *)pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
542 gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
543
544 write32((void *)pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
545
546 /* Set the routes in the GPIO communities as well. */
547 gpio_route_gpe(dw0, dw1, dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800548}
Nico Huberef19ce52019-08-05 19:19:59 +0200549
550void pmc_set_power_failure_state(const bool target_on)
551{
Nico Huberef19ce52019-08-05 19:19:59 +0200552 bool on;
553
Nico Huber6bbabef2019-08-05 21:24:00 +0200554 uint8_t state = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
555 get_option(&state, "power_on_after_fail");
556
Nico Huberef19ce52019-08-05 19:19:59 +0200557 switch (state) {
558 case MAINBOARD_POWER_STATE_OFF:
559 printk(BIOS_INFO, "Set power off after power failure.\n");
560 on = false;
561 break;
562 case MAINBOARD_POWER_STATE_ON:
563 printk(BIOS_INFO, "Set power on after power failure.\n");
564 on = true;
565 break;
566 case MAINBOARD_POWER_STATE_PREVIOUS:
567 printk(BIOS_INFO, "Keep power state after power failure.\n");
568 on = target_on;
569 break;
570 default:
571 printk(BIOS_WARNING, "WARNING: Unknown power-failure state: %d\n", state);
572 on = false;
573 break;
574 }
575
576 pmc_soc_set_afterg3_en(on);
577}