blob: ef4384d395ff9f6e26b25b09b26606d8d40c7dfb [file] [log] [blame]
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2017 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
Shaunak Sahaf0738722017-10-02 15:01:33 -070016#include <arch/early_variables.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080017#include <arch/io.h>
18#include <cbmem.h>
19#include <console/console.h>
20#include <halt.h>
21#include <intelblocks/pmclib.h>
22#include <intelblocks/gpio.h>
23#include <soc/pm.h>
Shaunak Sahaf0738722017-10-02 15:01:33 -070024#include <string.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080025#include <timer.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020026#include <security/vboot/vboot_common.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080027
Shaunak Sahaf0738722017-10-02 15:01:33 -070028static struct chipset_power_state power_state CAR_GLOBAL;
29
30struct chipset_power_state *pmc_get_power_state(void)
31{
32 struct chipset_power_state *ptr = NULL;
33
34 if (cbmem_possibly_online())
35 ptr = cbmem_find(CBMEM_ID_POWER_STATE);
36
37 /* cbmem is online but ptr is not populated yet */
38 if (ptr == NULL && !(ENV_RAMSTAGE || ENV_POSTCAR))
39 return car_get_var_ptr(&power_state);
40
41 return ptr;
42}
43
44static void migrate_power_state(int is_recovery)
45{
46 struct chipset_power_state *ps_cbmem;
47 struct chipset_power_state *ps_car;
48
49 ps_car = car_get_var_ptr(&power_state);
50 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
51
52 if (ps_cbmem == NULL) {
53 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
54 return;
55 }
56 memcpy(ps_cbmem, ps_car, sizeof(*ps_cbmem));
57}
58ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
59
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080060static void print_num_status_bits(int num_bits, uint32_t status,
61 const char *const bit_names[])
62{
63 int i;
64
65 if (!status)
66 return;
67
68 for (i = num_bits - 1; i >= 0; i--) {
69 if (status & (1 << i)) {
70 if (bit_names[i])
71 printk(BIOS_DEBUG, "%s ", bit_names[i]);
72 else
73 printk(BIOS_DEBUG, "BIT%d ", i);
74 }
75 }
76}
77
Aaron Durbin64031672018-04-21 14:45:32 -060078__weak uint32_t soc_get_smi_status(uint32_t generic_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080079{
80 return generic_sts;
81}
82
Subrata Banik9b98feb2017-12-13 11:02:43 +053083/*
84 * Set PMC register to know which state system should be after
85 * power reapplied
86 */
Aaron Durbin64031672018-04-21 14:45:32 -060087__weak void pmc_soc_restore_power_failure(void)
Subrata Banik9b98feb2017-12-13 11:02:43 +053088{
89 /*
90 * SoC code should set PMC config register in order to set
91 * MAINBOARD_POWER_ON bit as per EDS.
92 */
93}
94
Bora Guvendik3cb0e272018-09-28 16:19:00 -070095int acpi_get_sleep_type(void)
96{
97 struct chipset_power_state *ps;
John Zhao0ccfc0c2018-10-16 10:48:00 -070098 int prev_sleep_state = ACPI_S0;
Bora Guvendik3cb0e272018-09-28 16:19:00 -070099
100 ps = pmc_get_power_state();
John Zhao0ccfc0c2018-10-16 10:48:00 -0700101 if (ps)
102 prev_sleep_state = ps->prev_sleep_state;
103
104 return prev_sleep_state;
Bora Guvendik3cb0e272018-09-28 16:19:00 -0700105}
106
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800107static uint32_t pmc_reset_smi_status(void)
108{
109 uint32_t smi_sts = inl(ACPI_BASE_ADDRESS + SMI_STS);
110 outl(smi_sts, ACPI_BASE_ADDRESS + SMI_STS);
111
112 return soc_get_smi_status(smi_sts);
113}
114
115static uint32_t print_smi_status(uint32_t smi_sts)
116{
117 size_t array_size;
118 const char *const *smi_arr;
119
120 if (!smi_sts)
121 return 0;
122
123 printk(BIOS_DEBUG, "SMI_STS: ");
124
125 smi_arr = soc_smi_sts_array(&array_size);
126
127 print_num_status_bits(array_size, smi_sts, smi_arr);
128 printk(BIOS_DEBUG, "\n");
129
130 return smi_sts;
131}
132
Shaunak Saha25cc76f2017-09-28 15:13:05 -0700133/*
134 * Update supplied events in PM1_EN register. This does not disable any already
135 * set events.
136 */
137void pmc_update_pm1_enable(u16 events)
138{
139 u16 pm1_en = pmc_read_pm1_enable();
140 pm1_en |= events;
141 pmc_enable_pm1(pm1_en);
142}
143
144/* Read events set in PM1_EN register. */
145uint16_t pmc_read_pm1_enable(void)
146{
147 return inw(ACPI_BASE_ADDRESS + PM1_EN);
148}
149
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800150uint32_t pmc_clear_smi_status(void)
151{
152 uint32_t sts = pmc_reset_smi_status();
153
154 return print_smi_status(sts);
155}
156
157uint32_t pmc_get_smi_en(void)
158{
159 return inl(ACPI_BASE_ADDRESS + SMI_EN);
160}
161
162void pmc_enable_smi(uint32_t mask)
163{
164 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
165 smi_en |= mask;
166 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
167}
168
169void pmc_disable_smi(uint32_t mask)
170{
171 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
172 smi_en &= ~mask;
173 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
174}
175
176/* PM1 */
177void pmc_enable_pm1(uint16_t events)
178{
179 outw(events, ACPI_BASE_ADDRESS + PM1_EN);
180}
181
Furquan Shaikhab620182017-10-16 22:19:13 -0700182uint32_t pmc_read_pm1_control(void)
183{
184 return inl(ACPI_BASE_ADDRESS + PM1_CNT);
185}
186
187void pmc_write_pm1_control(uint32_t pm1_cnt)
188{
189 outl(pm1_cnt, ACPI_BASE_ADDRESS + PM1_CNT);
190}
191
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800192void pmc_enable_pm1_control(uint32_t mask)
193{
Furquan Shaikhab620182017-10-16 22:19:13 -0700194 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800195 pm1_cnt |= mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700196 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800197}
198
199void pmc_disable_pm1_control(uint32_t mask)
200{
Furquan Shaikhab620182017-10-16 22:19:13 -0700201 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800202 pm1_cnt &= ~mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700203 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800204}
205
206static uint16_t reset_pm1_status(void)
207{
208 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
209 outw(pm1_sts, ACPI_BASE_ADDRESS + PM1_STS);
210 return pm1_sts;
211}
212
213static uint16_t print_pm1_status(uint16_t pm1_sts)
214{
215 static const char *const pm1_sts_bits[] = {
216 [0] = "TMROF",
217 [5] = "GBL",
218 [8] = "PWRBTN",
219 [10] = "RTC",
220 [11] = "PRBTNOR",
221 [13] = "USB",
222 [14] = "PCIEXPWAK",
223 [15] = "WAK",
224 };
225
226 if (!pm1_sts)
227 return 0;
228
229 printk(BIOS_SPEW, "PM1_STS: ");
230 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
231 printk(BIOS_SPEW, "\n");
232
233 return pm1_sts;
234}
235
236uint16_t pmc_clear_pm1_status(void)
237{
238 return print_pm1_status(reset_pm1_status());
239}
240
241/* TCO */
242
243static uint32_t print_tco_status(uint32_t tco_sts)
244{
245 size_t array_size;
246 const char *const *tco_arr;
247
248 if (!tco_sts)
249 return 0;
250
251 printk(BIOS_DEBUG, "TCO_STS: ");
252
253 tco_arr = soc_tco_sts_array(&array_size);
254
255 print_num_status_bits(array_size, tco_sts, tco_arr);
256 printk(BIOS_DEBUG, "\n");
257
258 return tco_sts;
259}
260
261uint32_t pmc_clear_tco_status(void)
262{
263 return print_tco_status(soc_reset_tco_status());
264}
265
266/* GPE */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700267static void pmc_enable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800268{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700269 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
270 gpe0_en |= mask;
271 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800272}
273
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700274static void pmc_disable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800275{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700276 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
277 gpe0_en &= ~mask;
278 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
279}
280
281void pmc_enable_std_gpe(uint32_t mask)
282{
283 pmc_enable_gpe(GPE_STD, mask);
284}
285
286void pmc_disable_std_gpe(uint32_t mask)
287{
288 pmc_disable_gpe(GPE_STD, mask);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800289}
290
291void pmc_disable_all_gpe(void)
292{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700293 int i;
294 for (i = 0; i < GPE0_REG_MAX; i++)
295 pmc_disable_gpe(i, ~0);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800296}
297
298/* Clear the gpio gpe0 status bits in ACPI registers */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700299static void pmc_clear_gpi_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800300{
301 int i;
302
303 for (i = 0; i < GPE0_REG_MAX; i++) {
304 /* This is reserved GPE block and specific to chipset */
305 if (i == GPE_STD)
306 continue;
307 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
308 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(i));
309 }
310}
311
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700312static uint32_t reset_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800313{
314 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
315 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
316 return gpe_sts;
317}
318
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700319static uint32_t print_std_gpe_sts(uint32_t gpe_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800320{
321 size_t array_size;
322 const char *const *sts_arr;
323
324 if (!gpe_sts)
325 return gpe_sts;
326
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700327 printk(BIOS_DEBUG, "GPE0 STD STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800328
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700329 sts_arr = soc_std_gpe_sts_array(&array_size);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800330 print_num_status_bits(array_size, gpe_sts, sts_arr);
331 printk(BIOS_DEBUG, "\n");
332
333 return gpe_sts;
334}
335
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700336static void pmc_clear_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800337{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700338 print_std_gpe_sts(reset_std_gpe_status());
339}
340
341void pmc_clear_all_gpe_status(void)
342{
343 pmc_clear_std_gpe_status();
344 pmc_clear_gpi_gpe_status();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800345}
346
Aaron Durbin64031672018-04-21 14:45:32 -0600347__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800348void soc_clear_pm_registers(uintptr_t pmc_bar)
349{
350}
351
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700352void pmc_clear_prsts(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800353{
354 uint32_t prsts;
355 uintptr_t pmc_bar;
356
357 /* Read PMC base address from soc */
358 pmc_bar = soc_read_pmc_base();
359
360 prsts = read32((void *)(pmc_bar + PRSTS));
361 write32((void *)(pmc_bar + PRSTS), prsts);
362
363 soc_clear_pm_registers(pmc_bar);
364}
365
Aaron Durbin64031672018-04-21 14:45:32 -0600366__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800367int soc_prev_sleep_state(const struct chipset_power_state *ps,
368 int prev_sleep_state)
369{
370 return prev_sleep_state;
371}
372
373/*
374 * Returns prev_sleep_state and also prints all power management registers.
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100375 * Calls soc_prev_sleep_state which may be implemented by SOC.
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800376 */
377static int pmc_prev_sleep_state(const struct chipset_power_state *ps)
378{
379 /* Default to S0. */
380 int prev_sleep_state = ACPI_S0;
381
382 if (ps->pm1_sts & WAK_STS) {
383 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
384 case ACPI_S3:
385 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME))
386 prev_sleep_state = ACPI_S3;
387 break;
388 case ACPI_S5:
389 prev_sleep_state = ACPI_S5;
390 break;
391 }
392
393 /* Clear SLP_TYP. */
Furquan Shaikhab620182017-10-16 22:19:13 -0700394 pmc_write_pm1_control(ps->pm1_cnt & ~(SLP_TYP));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800395 }
396 return soc_prev_sleep_state(ps, prev_sleep_state);
397}
398
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700399void pmc_fill_pm_reg_info(struct chipset_power_state *ps)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800400{
401 int i;
402
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700403 memset(ps, 0, sizeof(*ps));
404
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800405 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
406 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
Furquan Shaikhab620182017-10-16 22:19:13 -0700407 ps->pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800408
409 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
410 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
411
412 for (i = 0; i < GPE0_REG_MAX; i++) {
413 ps->gpe0_sts[i] = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
414 ps->gpe0_en[i] = inl(ACPI_BASE_ADDRESS + GPE0_EN(i));
415 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
416 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
417 }
418
419 soc_fill_power_state(ps);
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700420}
421
422/* Reads and prints ACPI specific PM registers */
423int pmc_fill_power_state(struct chipset_power_state *ps)
424{
425 pmc_fill_pm_reg_info(ps);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800426
427 ps->prev_sleep_state = pmc_prev_sleep_state(ps);
428 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
429
430 return ps->prev_sleep_state;
431}
432
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200433#if IS_ENABLED(CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800434/*
435 * If possible, lock 0xcf9. Once the register is locked, it can't be changed.
436 * This lock is reset on cold boot, hard reset, soft reset and Sx.
437 */
438void pmc_global_reset_lock(void)
439{
440 /* Read PMC base address from soc */
441 uintptr_t etr = soc_read_pmc_base() + ETR;
442 uint32_t reg;
443
444 reg = read32((void *)etr);
445 if (reg & CF9_LOCK)
446 return;
447 reg |= CF9_LOCK;
448 write32((void *)etr, reg);
449}
450
451/*
452 * Enable or disable global reset. If global reset is enabled, hard reset and
453 * soft reset will trigger global reset, where both host and TXE are reset.
454 * This is cleared on cold boot, hard reset, soft reset and Sx.
455 */
456void pmc_global_reset_enable(bool enable)
457{
458 /* Read PMC base address from soc */
459 uintptr_t etr = soc_read_pmc_base() + ETR;
460 uint32_t reg;
461
462 reg = read32((void *)etr);
463 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
464 write32((void *)etr, reg);
465}
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200466#endif // CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800467
468int vboot_platform_is_resuming(void)
469{
470 if (!(inw(ACPI_BASE_ADDRESS + PM1_STS) & WAK_STS))
471 return 0;
472
Furquan Shaikhab620182017-10-16 22:19:13 -0700473 return acpi_sleep_from_pm1(pmc_read_pm1_control()) == ACPI_S3;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800474}
475
476/* Read and clear GPE status (defined in arch/acpi.h) */
477int acpi_get_gpe(int gpe)
478{
479 int bank;
480 uint32_t mask, sts;
481 struct stopwatch sw;
482 int rc = 0;
483
484 if (gpe < 0 || gpe > GPE_MAX)
485 return -1;
486
487 bank = gpe / 32;
488 mask = 1 << (gpe % 32);
489
490 /* Wait up to 1ms for GPE status to clear */
491 stopwatch_init_msecs_expire(&sw, 1);
492 do {
493 if (stopwatch_expired(&sw))
494 return rc;
495
496 sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(bank));
497 if (sts & mask) {
498 outl(mask, ACPI_BASE_ADDRESS + GPE0_STS(bank));
499 rc = 1;
500 }
501 } while (sts & mask);
502
503 return rc;
504}
505
506/*
507 * The PM1 control is set to S5 when vboot requests a reboot because the power
508 * state code above may not have collected its data yet. Therefore, set it to
509 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
510 * resume path and requests a reboot. This prevents a reboot loop where the
511 * error is continually hit on the failing vboot resume path.
512 */
513void vboot_platform_prepare_reboot(void)
514{
Furquan Shaikhab620182017-10-16 22:19:13 -0700515 uint32_t pm1_cnt;
516 pm1_cnt = (pmc_read_pm1_control() & ~(SLP_TYP)) |
517 (SLP_TYP_S5 << SLP_TYP_SHIFT);
518 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800519}
520
521void poweroff(void)
522{
523 pmc_enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
524
525 /*
526 * Setting SLP_TYP_S5 in PM1 triggers SLP_SMI, which is handled by SMM
527 * to transition to S5 state. If halt is called in SMM, then it prevents
528 * the SMI handler from being triggered and system never enters S5.
529 */
530 if (!ENV_SMM)
531 halt();
532}
533
534void pmc_gpe_init(void)
535{
536 uint32_t gpio_cfg = 0;
537 uint32_t gpio_cfg_reg;
538 uint8_t dw0, dw1, dw2;
539
540 /* Read PMC base address from soc. This is implemented in soc */
541 uintptr_t pmc_bar = soc_read_pmc_base();
542
543 /*
544 * Get the dwX values for pmc gpe settings.
545 */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700546 soc_get_gpi_gpe_configs(&dw0, &dw1, &dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800547
548 const uint32_t gpio_cfg_mask =
549 (GPE0_DWX_MASK << GPE0_DW_SHIFT(0)) |
550 (GPE0_DWX_MASK << GPE0_DW_SHIFT(1)) |
551 (GPE0_DWX_MASK << GPE0_DW_SHIFT(2));
552
553 /* Making sure that bad values don't bleed into the other fields */
554 dw0 &= GPE0_DWX_MASK;
555 dw1 &= GPE0_DWX_MASK;
556 dw2 &= GPE0_DWX_MASK;
557
558 /*
559 * Route the GPIOs to the GPE0 block. Determine that all values
560 * are different, and if they aren't use the reset values.
561 */
562 if (dw0 == dw1 || dw1 == dw2) {
563 printk(BIOS_INFO, "PMC: Using default GPE route.\n");
564 gpio_cfg = read32((void *)pmc_bar + GPIO_GPE_CFG);
565
566 dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
567 dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
568 dw2 = (gpio_cfg >> GPE0_DW_SHIFT(2)) & GPE0_DWX_MASK;
569 } else {
570 gpio_cfg |= (uint32_t) dw0 << GPE0_DW_SHIFT(0);
571 gpio_cfg |= (uint32_t) dw1 << GPE0_DW_SHIFT(1);
572 gpio_cfg |= (uint32_t) dw2 << GPE0_DW_SHIFT(2);
573 }
574
575 gpio_cfg_reg = read32((void *)pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
576 gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
577
578 write32((void *)pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
579
580 /* Set the routes in the GPIO communities as well. */
581 gpio_route_gpe(dw0, dw1, dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800582}
Subrata Banik9b98feb2017-12-13 11:02:43 +0530583
584/*
585 * Determines what state to go to when power is reapplied
586 * after a power failure (G3 State)
587 */
588int pmc_get_mainboard_power_failure_state_choice(void)
589{
590 if (IS_ENABLED(CONFIG_POWER_STATE_PREVIOUS_AFTER_FAILURE))
591 return MAINBOARD_POWER_STATE_PREVIOUS;
592 else if (IS_ENABLED(CONFIG_POWER_STATE_ON_AFTER_FAILURE))
593 return MAINBOARD_POWER_STATE_ON;
594
595 return MAINBOARD_POWER_STATE_OFF;
596}