blob: 47a4ed9f785184d106d884cf0ad62afc5dce8401 [file] [log] [blame]
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08001/*
2 * This file is part of the coreboot project.
3 *
Shaunak Saha9dffbdd2017-03-08 19:27:17 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <arch/io.h>
Bill XIE516c0a52020-02-24 23:08:35 +080016#include <bootmode.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020017#include <device/mmio.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080018#include <cbmem.h>
19#include <console/console.h>
20#include <halt.h>
21#include <intelblocks/pmclib.h>
22#include <intelblocks/gpio.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053023#include <intelblocks/tco.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020024#include <option.h>
Bill XIE516c0a52020-02-24 23:08:35 +080025#include <pc80/mc146818rtc.h>
26#include <security/vboot/vboot_common.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080027#include <soc/pm.h>
Nico Huber6bbabef2019-08-05 21:24:00 +020028#include <stdint.h>
Shaunak Sahaf0738722017-10-02 15:01:33 -070029#include <string.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080030#include <timer.h>
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080031
Arthur Heymansea6dd742019-05-25 10:32:31 +020032static struct chipset_power_state power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070033
34struct chipset_power_state *pmc_get_power_state(void)
35{
36 struct chipset_power_state *ptr = NULL;
37
38 if (cbmem_possibly_online())
39 ptr = cbmem_find(CBMEM_ID_POWER_STATE);
40
41 /* cbmem is online but ptr is not populated yet */
42 if (ptr == NULL && !(ENV_RAMSTAGE || ENV_POSTCAR))
Arthur Heymansea6dd742019-05-25 10:32:31 +020043 return &power_state;
Shaunak Sahaf0738722017-10-02 15:01:33 -070044
45 return ptr;
46}
47
48static void migrate_power_state(int is_recovery)
49{
50 struct chipset_power_state *ps_cbmem;
Shaunak Sahaf0738722017-10-02 15:01:33 -070051
Shaunak Sahaf0738722017-10-02 15:01:33 -070052 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
53
54 if (ps_cbmem == NULL) {
55 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
56 return;
57 }
Arthur Heymansea6dd742019-05-25 10:32:31 +020058 memcpy(ps_cbmem, &power_state, sizeof(*ps_cbmem));
Shaunak Sahaf0738722017-10-02 15:01:33 -070059}
60ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
61
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080062static void print_num_status_bits(int num_bits, uint32_t status,
63 const char *const bit_names[])
64{
65 int i;
66
67 if (!status)
68 return;
69
70 for (i = num_bits - 1; i >= 0; i--) {
71 if (status & (1 << i)) {
72 if (bit_names[i])
73 printk(BIOS_DEBUG, "%s ", bit_names[i]);
74 else
75 printk(BIOS_DEBUG, "BIT%d ", i);
76 }
77 }
78}
79
Aaron Durbin64031672018-04-21 14:45:32 -060080__weak uint32_t soc_get_smi_status(uint32_t generic_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080081{
82 return generic_sts;
83}
84
Bora Guvendik3cb0e272018-09-28 16:19:00 -070085int acpi_get_sleep_type(void)
86{
87 struct chipset_power_state *ps;
John Zhao0ccfc0c2018-10-16 10:48:00 -070088 int prev_sleep_state = ACPI_S0;
Bora Guvendik3cb0e272018-09-28 16:19:00 -070089
90 ps = pmc_get_power_state();
John Zhao0ccfc0c2018-10-16 10:48:00 -070091 if (ps)
92 prev_sleep_state = ps->prev_sleep_state;
93
94 return prev_sleep_state;
Bora Guvendik3cb0e272018-09-28 16:19:00 -070095}
96
Shaunak Saha9dffbdd2017-03-08 19:27:17 -080097static uint32_t pmc_reset_smi_status(void)
98{
99 uint32_t smi_sts = inl(ACPI_BASE_ADDRESS + SMI_STS);
100 outl(smi_sts, ACPI_BASE_ADDRESS + SMI_STS);
101
102 return soc_get_smi_status(smi_sts);
103}
104
105static uint32_t print_smi_status(uint32_t smi_sts)
106{
107 size_t array_size;
108 const char *const *smi_arr;
109
110 if (!smi_sts)
111 return 0;
112
113 printk(BIOS_DEBUG, "SMI_STS: ");
114
115 smi_arr = soc_smi_sts_array(&array_size);
116
117 print_num_status_bits(array_size, smi_sts, smi_arr);
118 printk(BIOS_DEBUG, "\n");
119
120 return smi_sts;
121}
122
Shaunak Saha25cc76f2017-09-28 15:13:05 -0700123/*
124 * Update supplied events in PM1_EN register. This does not disable any already
125 * set events.
126 */
127void pmc_update_pm1_enable(u16 events)
128{
129 u16 pm1_en = pmc_read_pm1_enable();
130 pm1_en |= events;
131 pmc_enable_pm1(pm1_en);
132}
133
134/* Read events set in PM1_EN register. */
135uint16_t pmc_read_pm1_enable(void)
136{
137 return inw(ACPI_BASE_ADDRESS + PM1_EN);
138}
139
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800140uint32_t pmc_clear_smi_status(void)
141{
142 uint32_t sts = pmc_reset_smi_status();
143
144 return print_smi_status(sts);
145}
146
147uint32_t pmc_get_smi_en(void)
148{
149 return inl(ACPI_BASE_ADDRESS + SMI_EN);
150}
151
152void pmc_enable_smi(uint32_t mask)
153{
154 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
155 smi_en |= mask;
156 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
157}
158
159void pmc_disable_smi(uint32_t mask)
160{
161 uint32_t smi_en = inl(ACPI_BASE_ADDRESS + SMI_EN);
162 smi_en &= ~mask;
163 outl(smi_en, ACPI_BASE_ADDRESS + SMI_EN);
164}
165
166/* PM1 */
167void pmc_enable_pm1(uint16_t events)
168{
169 outw(events, ACPI_BASE_ADDRESS + PM1_EN);
170}
171
Furquan Shaikhab620182017-10-16 22:19:13 -0700172uint32_t pmc_read_pm1_control(void)
173{
174 return inl(ACPI_BASE_ADDRESS + PM1_CNT);
175}
176
177void pmc_write_pm1_control(uint32_t pm1_cnt)
178{
179 outl(pm1_cnt, ACPI_BASE_ADDRESS + PM1_CNT);
180}
181
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800182void pmc_enable_pm1_control(uint32_t mask)
183{
Furquan Shaikhab620182017-10-16 22:19:13 -0700184 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800185 pm1_cnt |= mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700186 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800187}
188
189void pmc_disable_pm1_control(uint32_t mask)
190{
Furquan Shaikhab620182017-10-16 22:19:13 -0700191 uint32_t pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800192 pm1_cnt &= ~mask;
Furquan Shaikhab620182017-10-16 22:19:13 -0700193 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800194}
195
196static uint16_t reset_pm1_status(void)
197{
198 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
199 outw(pm1_sts, ACPI_BASE_ADDRESS + PM1_STS);
200 return pm1_sts;
201}
202
203static uint16_t print_pm1_status(uint16_t pm1_sts)
204{
205 static const char *const pm1_sts_bits[] = {
206 [0] = "TMROF",
207 [5] = "GBL",
208 [8] = "PWRBTN",
209 [10] = "RTC",
210 [11] = "PRBTNOR",
211 [13] = "USB",
212 [14] = "PCIEXPWAK",
213 [15] = "WAK",
214 };
215
216 if (!pm1_sts)
217 return 0;
218
219 printk(BIOS_SPEW, "PM1_STS: ");
220 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
221 printk(BIOS_SPEW, "\n");
222
223 return pm1_sts;
224}
225
226uint16_t pmc_clear_pm1_status(void)
227{
228 return print_pm1_status(reset_pm1_status());
229}
230
231/* TCO */
232
233static uint32_t print_tco_status(uint32_t tco_sts)
234{
235 size_t array_size;
236 const char *const *tco_arr;
237
238 if (!tco_sts)
239 return 0;
240
241 printk(BIOS_DEBUG, "TCO_STS: ");
242
243 tco_arr = soc_tco_sts_array(&array_size);
244
245 print_num_status_bits(array_size, tco_sts, tco_arr);
246 printk(BIOS_DEBUG, "\n");
247
248 return tco_sts;
249}
250
251uint32_t pmc_clear_tco_status(void)
252{
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530253 return print_tco_status(tco_reset_status());
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800254}
255
256/* GPE */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700257static void pmc_enable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800258{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700259 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
260 gpe0_en |= mask;
261 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800262}
263
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700264static void pmc_disable_gpe(int gpe, uint32_t mask)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800265{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700266 uint32_t gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN(gpe));
267 gpe0_en &= ~mask;
268 outl(gpe0_en, ACPI_BASE_ADDRESS + GPE0_EN(gpe));
269}
270
271void pmc_enable_std_gpe(uint32_t mask)
272{
273 pmc_enable_gpe(GPE_STD, mask);
274}
275
276void pmc_disable_std_gpe(uint32_t mask)
277{
278 pmc_disable_gpe(GPE_STD, mask);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800279}
280
281void pmc_disable_all_gpe(void)
282{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700283 int i;
284 for (i = 0; i < GPE0_REG_MAX; i++)
285 pmc_disable_gpe(i, ~0);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800286}
287
288/* Clear the gpio gpe0 status bits in ACPI registers */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700289static void pmc_clear_gpi_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800290{
291 int i;
292
293 for (i = 0; i < GPE0_REG_MAX; i++) {
294 /* This is reserved GPE block and specific to chipset */
295 if (i == GPE_STD)
296 continue;
297 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
298 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(i));
299 }
300}
301
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700302static uint32_t reset_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800303{
304 uint32_t gpe_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
305 outl(gpe_sts, ACPI_BASE_ADDRESS + GPE0_STS(GPE_STD));
306 return gpe_sts;
307}
308
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700309static uint32_t print_std_gpe_sts(uint32_t gpe_sts)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800310{
311 size_t array_size;
312 const char *const *sts_arr;
313
314 if (!gpe_sts)
315 return gpe_sts;
316
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700317 printk(BIOS_DEBUG, "GPE0 STD STS: ");
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800318
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700319 sts_arr = soc_std_gpe_sts_array(&array_size);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800320 print_num_status_bits(array_size, gpe_sts, sts_arr);
321 printk(BIOS_DEBUG, "\n");
322
323 return gpe_sts;
324}
325
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700326static void pmc_clear_std_gpe_status(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800327{
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700328 print_std_gpe_sts(reset_std_gpe_status());
329}
330
331void pmc_clear_all_gpe_status(void)
332{
333 pmc_clear_std_gpe_status();
334 pmc_clear_gpi_gpe_status();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800335}
336
Aaron Durbin64031672018-04-21 14:45:32 -0600337__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800338void soc_clear_pm_registers(uintptr_t pmc_bar)
339{
340}
341
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700342void pmc_clear_prsts(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800343{
344 uint32_t prsts;
345 uintptr_t pmc_bar;
346
347 /* Read PMC base address from soc */
348 pmc_bar = soc_read_pmc_base();
349
350 prsts = read32((void *)(pmc_bar + PRSTS));
351 write32((void *)(pmc_bar + PRSTS), prsts);
352
353 soc_clear_pm_registers(pmc_bar);
354}
355
Aaron Durbin64031672018-04-21 14:45:32 -0600356__weak
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800357int soc_prev_sleep_state(const struct chipset_power_state *ps,
358 int prev_sleep_state)
359{
360 return prev_sleep_state;
361}
362
363/*
364 * Returns prev_sleep_state and also prints all power management registers.
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100365 * Calls soc_prev_sleep_state which may be implemented by SOC.
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800366 */
367static int pmc_prev_sleep_state(const struct chipset_power_state *ps)
368{
369 /* Default to S0. */
370 int prev_sleep_state = ACPI_S0;
371
372 if (ps->pm1_sts & WAK_STS) {
373 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
374 case ACPI_S3:
Julius Wernercd49cce2019-03-05 16:53:33 -0800375 if (CONFIG(HAVE_ACPI_RESUME))
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800376 prev_sleep_state = ACPI_S3;
377 break;
378 case ACPI_S5:
379 prev_sleep_state = ACPI_S5;
380 break;
381 }
382
383 /* Clear SLP_TYP. */
Furquan Shaikhab620182017-10-16 22:19:13 -0700384 pmc_write_pm1_control(ps->pm1_cnt & ~(SLP_TYP));
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800385 }
386 return soc_prev_sleep_state(ps, prev_sleep_state);
387}
388
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700389void pmc_fill_pm_reg_info(struct chipset_power_state *ps)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800390{
391 int i;
392
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700393 memset(ps, 0, sizeof(*ps));
394
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800395 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
396 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
Furquan Shaikhab620182017-10-16 22:19:13 -0700397 ps->pm1_cnt = pmc_read_pm1_control();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800398
399 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
400 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
401
402 for (i = 0; i < GPE0_REG_MAX; i++) {
403 ps->gpe0_sts[i] = inl(ACPI_BASE_ADDRESS + GPE0_STS(i));
404 ps->gpe0_en[i] = inl(ACPI_BASE_ADDRESS + GPE0_EN(i));
405 printk(BIOS_DEBUG, "gpe0_sts[%d]: %08x gpe0_en[%d]: %08x\n",
406 i, ps->gpe0_sts[i], i, ps->gpe0_en[i]);
407 }
408
409 soc_fill_power_state(ps);
Furquan Shaikhe48fb542017-10-17 16:00:10 -0700410}
411
412/* Reads and prints ACPI specific PM registers */
413int pmc_fill_power_state(struct chipset_power_state *ps)
414{
415 pmc_fill_pm_reg_info(ps);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800416
417 ps->prev_sleep_state = pmc_prev_sleep_state(ps);
418 printk(BIOS_DEBUG, "prev_sleep_state %d\n", ps->prev_sleep_state);
419
420 return ps->prev_sleep_state;
421}
422
Julius Wernercd49cce2019-03-05 16:53:33 -0800423#if CONFIG(PMC_GLOBAL_RESET_ENABLE_LOCK)
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100424void pmc_global_reset_disable_and_lock(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800425{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100426 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800427 uint32_t reg;
428
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100429 reg = read32(etr);
430 reg = (reg & ~CF9_GLB_RST) | CF9_LOCK;
431 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800432}
433
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800434void pmc_global_reset_enable(bool enable)
435{
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100436 uint32_t *etr = soc_pmc_etr_addr();
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800437 uint32_t reg;
438
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100439 reg = read32(etr);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800440 reg = enable ? reg | CF9_GLB_RST : reg & ~CF9_GLB_RST;
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100441 write32(etr, reg);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800442}
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +0200443#endif // CONFIG_PMC_GLOBAL_RESET_ENABLE_LOCK
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800444
Bill XIE516c0a52020-02-24 23:08:35 +0800445int platform_is_resuming(void)
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800446{
447 if (!(inw(ACPI_BASE_ADDRESS + PM1_STS) & WAK_STS))
448 return 0;
449
Furquan Shaikhab620182017-10-16 22:19:13 -0700450 return acpi_sleep_from_pm1(pmc_read_pm1_control()) == ACPI_S3;
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800451}
452
453/* Read and clear GPE status (defined in arch/acpi.h) */
454int acpi_get_gpe(int gpe)
455{
456 int bank;
457 uint32_t mask, sts;
458 struct stopwatch sw;
459 int rc = 0;
460
461 if (gpe < 0 || gpe > GPE_MAX)
462 return -1;
463
464 bank = gpe / 32;
465 mask = 1 << (gpe % 32);
466
467 /* Wait up to 1ms for GPE status to clear */
468 stopwatch_init_msecs_expire(&sw, 1);
469 do {
470 if (stopwatch_expired(&sw))
471 return rc;
472
473 sts = inl(ACPI_BASE_ADDRESS + GPE0_STS(bank));
474 if (sts & mask) {
475 outl(mask, ACPI_BASE_ADDRESS + GPE0_STS(bank));
476 rc = 1;
477 }
478 } while (sts & mask);
479
480 return rc;
481}
482
483/*
484 * The PM1 control is set to S5 when vboot requests a reboot because the power
485 * state code above may not have collected its data yet. Therefore, set it to
486 * S5 when vboot requests a reboot. That's necessary if vboot fails in the
487 * resume path and requests a reboot. This prevents a reboot loop where the
488 * error is continually hit on the failing vboot resume path.
489 */
490void vboot_platform_prepare_reboot(void)
491{
Furquan Shaikhab620182017-10-16 22:19:13 -0700492 uint32_t pm1_cnt;
493 pm1_cnt = (pmc_read_pm1_control() & ~(SLP_TYP)) |
494 (SLP_TYP_S5 << SLP_TYP_SHIFT);
495 pmc_write_pm1_control(pm1_cnt);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800496}
497
498void poweroff(void)
499{
500 pmc_enable_pm1_control(SLP_EN | (SLP_TYP_S5 << SLP_TYP_SHIFT));
501
502 /*
503 * Setting SLP_TYP_S5 in PM1 triggers SLP_SMI, which is handled by SMM
504 * to transition to S5 state. If halt is called in SMM, then it prevents
505 * the SMI handler from being triggered and system never enters S5.
506 */
507 if (!ENV_SMM)
508 halt();
509}
510
511void pmc_gpe_init(void)
512{
513 uint32_t gpio_cfg = 0;
514 uint32_t gpio_cfg_reg;
515 uint8_t dw0, dw1, dw2;
516
517 /* Read PMC base address from soc. This is implemented in soc */
518 uintptr_t pmc_bar = soc_read_pmc_base();
519
520 /*
521 * Get the dwX values for pmc gpe settings.
522 */
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700523 soc_get_gpi_gpe_configs(&dw0, &dw1, &dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800524
525 const uint32_t gpio_cfg_mask =
526 (GPE0_DWX_MASK << GPE0_DW_SHIFT(0)) |
527 (GPE0_DWX_MASK << GPE0_DW_SHIFT(1)) |
528 (GPE0_DWX_MASK << GPE0_DW_SHIFT(2));
529
530 /* Making sure that bad values don't bleed into the other fields */
531 dw0 &= GPE0_DWX_MASK;
532 dw1 &= GPE0_DWX_MASK;
533 dw2 &= GPE0_DWX_MASK;
534
535 /*
536 * Route the GPIOs to the GPE0 block. Determine that all values
537 * are different, and if they aren't use the reset values.
538 */
539 if (dw0 == dw1 || dw1 == dw2) {
540 printk(BIOS_INFO, "PMC: Using default GPE route.\n");
541 gpio_cfg = read32((void *)pmc_bar + GPIO_GPE_CFG);
542
543 dw0 = (gpio_cfg >> GPE0_DW_SHIFT(0)) & GPE0_DWX_MASK;
544 dw1 = (gpio_cfg >> GPE0_DW_SHIFT(1)) & GPE0_DWX_MASK;
545 dw2 = (gpio_cfg >> GPE0_DW_SHIFT(2)) & GPE0_DWX_MASK;
546 } else {
547 gpio_cfg |= (uint32_t) dw0 << GPE0_DW_SHIFT(0);
548 gpio_cfg |= (uint32_t) dw1 << GPE0_DW_SHIFT(1);
549 gpio_cfg |= (uint32_t) dw2 << GPE0_DW_SHIFT(2);
550 }
551
552 gpio_cfg_reg = read32((void *)pmc_bar + GPIO_GPE_CFG) & ~gpio_cfg_mask;
553 gpio_cfg_reg |= gpio_cfg & gpio_cfg_mask;
554
555 write32((void *)pmc_bar + GPIO_GPE_CFG, gpio_cfg_reg);
556
557 /* Set the routes in the GPIO communities as well. */
558 gpio_route_gpe(dw0, dw1, dw2);
Shaunak Saha9dffbdd2017-03-08 19:27:17 -0800559}
Nico Huberef19ce52019-08-05 19:19:59 +0200560
561void pmc_set_power_failure_state(const bool target_on)
562{
Nico Huberef19ce52019-08-05 19:19:59 +0200563 bool on;
564
Nico Huber6bbabef2019-08-05 21:24:00 +0200565 uint8_t state = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
566 get_option(&state, "power_on_after_fail");
567
Nico Huberef19ce52019-08-05 19:19:59 +0200568 switch (state) {
569 case MAINBOARD_POWER_STATE_OFF:
570 printk(BIOS_INFO, "Set power off after power failure.\n");
571 on = false;
572 break;
573 case MAINBOARD_POWER_STATE_ON:
574 printk(BIOS_INFO, "Set power on after power failure.\n");
575 on = true;
576 break;
577 case MAINBOARD_POWER_STATE_PREVIOUS:
578 printk(BIOS_INFO, "Keep power state after power failure.\n");
579 on = target_on;
580 break;
581 default:
582 printk(BIOS_WARNING, "WARNING: Unknown power-failure state: %d\n", state);
583 on = false;
584 break;
585 }
586
587 pmc_soc_set_afterg3_en(on);
588}