blob: 4989ee2412f1325b7c7834cdc36ef93f0cf0ae70 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
31 select SOC_AMD_COMMON_BLOCK_AOAC
32 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
33 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070034 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao64d0ad32020-12-21 13:56:22 +080035 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_SUB_DECODE
Martin Roth5c354b92019-04-22 14:55:16 -060036 select SOC_AMD_COMMON_BLOCK_HDA
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_IOMMU
38 select SOC_AMD_COMMON_BLOCK_LPC
39 select SOC_AMD_COMMON_BLOCK_NONCAR
40 select SOC_AMD_COMMON_BLOCK_PCI
41 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070043 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010044 select SOC_AMD_COMMON_BLOCK_SMI
Felix Held60a46432020-11-12 00:14:16 +010045 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010047 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010048 select SOC_AMD_COMMON_BLOCK_UART
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060049 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060050 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060051 select PARALLEL_MP
52 select PARALLEL_MP_AP_WORK
53 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SSE2
55 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070056 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070057 select FSP_COMPRESS_FSP_M_LZMA
58 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070059 select UDK_2017_BINDING
60 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080061 select SUPPORT_CPU_UCODE_IN_CBFS
Martin Roth5c354b92019-04-22 14:55:16 -060062
Felix Held3cc3d812020-06-17 16:16:08 +020063config FSP_M_FILE
64 string "FSP-M (memory init) binary path and filename"
65 depends on ADD_FSP_BINARIES
66 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
67 help
68 The path and filename of the FSP-M binary for this platform.
69
70config FSP_S_FILE
71 string "FSP-S (silicon init) binary path and filename"
72 depends on ADD_FSP_BINARIES
73 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
74 help
75 The path and filename of the FSP-S binary for this platform.
76
Furquan Shaikhbc456502020-06-10 16:37:23 -070077config EARLY_RESERVED_DRAM_BASE
78 hex
79 default 0x2000000
80 help
81 This variable defines the base address of the DRAM which is reserved
82 for usage by coreboot in early stages (i.e. before ramstage is up).
83 This memory gets reserved in BIOS tables to ensure that the OS does
84 not use it, thus preventing corruption of OS memory in case of S3
85 resume.
86
87config EARLYRAM_BSP_STACK_SIZE
88 hex
89 default 0x1000
90
91config PSP_APOB_DRAM_ADDRESS
92 hex
93 default 0x2001000
94 help
95 Location in DRAM where the PSP will copy the AGESA PSP Output
96 Block.
97
98config PSP_SHAREDMEM_BASE
99 hex
100 default 0x2011000 if VBOOT
101 default 0x0
102 help
103 This variable defines the base address in DRAM memory where PSP copies
104 vboot workbuf to. This is used in linker script to have a static
105 allocation for the buffer as well as for adding relevant entries in
106 BIOS directory table for the PSP.
107
108config PSP_SHAREDMEM_SIZE
109 hex
110 default 0x8000 if VBOOT
111 default 0x0
112 help
113 Sets the maximum size for the PSP to pass the vboot workbuf and
114 any logs or timestamps back to coreboot. This will be copied
115 into main memory by the PSP and will be available when the x86 is
116 started. The workbuf's base depends on the address of the reset
117 vector.
118
Martin Roth5c354b92019-04-22 14:55:16 -0600119config PRERAM_CBMEM_CONSOLE_SIZE
120 hex
121 default 0x1600
122 help
123 Increase this value if preram cbmem console is getting truncated
124
Furquan Shaikhbc456502020-06-10 16:37:23 -0700125config C_ENV_BOOTBLOCK_SIZE
126 hex
127 default 0x10000
128 help
129 Sets the size of the bootblock stage that should be loaded in DRAM.
130 This variable controls the DRAM allocation size in linker script
131 for bootblock stage.
132
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133config ROMSTAGE_ADDR
134 hex
135 default 0x2040000
136 help
137 Sets the address in DRAM where romstage should be loaded.
138
139config ROMSTAGE_SIZE
140 hex
141 default 0x80000
142 help
143 Sets the size of DRAM allocation for romstage in linker script.
144
145config FSP_M_ADDR
146 hex
147 default 0x20C0000
148 help
149 Sets the address in DRAM where FSP-M should be loaded. cbfstool
150 performs relocation of FSP-M to this address.
151
152config FSP_M_SIZE
153 hex
154 default 0x80000
155 help
156 Sets the size of DRAM allocation for FSP-M in linker script.
157
158config VERSTAGE_ADDR
159 hex
160 depends on VBOOT_SEPARATE_VERSTAGE
161 default 0x2140000
162 help
163 Sets the address in DRAM where verstage should be loaded if running
164 as a separate stage on x86.
165
166config VERSTAGE_SIZE
167 hex
168 depends on VBOOT_SEPARATE_VERSTAGE
169 default 0x80000
170 help
171 Sets the size of DRAM allocation for verstage in linker script if
172 running as a separate stage on x86.
173
174config RAMBASE
175 hex
176 default 0x10000000
177
Martin Roth5c354b92019-04-22 14:55:16 -0600178config CPU_ADDR_BITS
179 int
180 default 48
181
Martin Roth5c354b92019-04-22 14:55:16 -0600182config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600183 default 0xF8000000
184
185config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600186 default 64
187
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600188config VERSTAGE_ADDR
189 hex
190 default 0x4000000
191
Felix Held1032d222020-11-04 16:19:35 +0100192config MAX_CPUS
193 int
194 default 8
195
Martin Roth5c354b92019-04-22 14:55:16 -0600196config VGA_BIOS_ID
197 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700198 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600199 help
200 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700201 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600202
203config VGA_BIOS_FILE
204 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600205 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600206
Martin Roth86ba0d72020-02-05 16:46:30 -0700207config VGA_BIOS_SECOND
208 def_bool y
209
210config VGA_BIOS_SECOND_ID
211 string
212 default "1002,15dd,c4"
213 help
214 Because Dali and Picasso need different video BIOSes, but have the
215 same vendor/device IDs, we need an alternate method to determine the
216 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
217 and decide which rom to load.
218
219 Even though the hardware has the same vendor/device IDs, the vBIOS
220 contains a *different* device ID, confusing the situation even more.
221
222config VGA_BIOS_SECOND_FILE
223 string
224 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
225
226config CHECK_REV_IN_OPROM_NAME
227 bool
228 default y
229 help
230 Select this in the platform BIOS or chipset if the option rom has a
231 revision that needs to be checked when searching CBFS.
232
Martin Roth5c354b92019-04-22 14:55:16 -0600233config S3_VGA_ROM_RUN
234 bool
235 default n
236
237config HEAP_SIZE
238 hex
239 default 0xc0000
240
Marshall Dawson39c64b02020-09-04 12:07:27 -0600241config PICASSO_FCH_IOAPIC_ID
242 hex
243 default 0x8
244 help
245 The Picasso APU has two IOAPICs, one in the FCH and one in the
246 northbridge. Set this value for the intended ID to assign to the
247 FCH IOAPIC. The value should be >= MAX_CPUS and different from
248 the GNB's IOAPIC_ID.
249
250config PICASSO_GNB_IOAPIC_ID
251 hex
252 default 0x9
253 help
254 The Picasso APU has two IOAPICs, one in the FCH and one in the
255 northbridge. Set this value for the intended ID to assign to the
256 GNB IOAPIC. The value should be >= MAX_CPUS and different from
257 the FCH's IOAPIC_ID.
258
Martin Roth5c354b92019-04-22 14:55:16 -0600259config SERIRQ_CONTINUOUS_MODE
260 bool
261 default n
262 help
263 Set this option to y for serial IRQ in continuous mode.
264 Otherwise it is in quiet mode.
265
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600266config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600267 hex
268 default 0x400
269 help
270 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600271
Felix Helde7382992021-01-12 23:05:56 +0100272config CONSOLE_UART_BASE_ADDRESS
273 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
274 hex
275 default 0xfedc9000 if UART_FOR_CONSOLE = 0
276 default 0xfedca000 if UART_FOR_CONSOLE = 1
277 default 0xfedc3000 if UART_FOR_CONSOLE = 2
278 default 0xfedcf000 if UART_FOR_CONSOLE = 3
279
Martin Roth5c354b92019-04-22 14:55:16 -0600280config SMM_TSEG_SIZE
281 hex
282 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
283 default 0x0
284
285config SMM_RESERVED_SIZE
286 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600287 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600288
289config SMM_MODULE_STACK_SIZE
290 hex
291 default 0x800
292
293config ACPI_CPU_STRING
294 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700295 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600296
297config ACPI_BERT
298 bool "Build ACPI BERT Table"
299 default y
300 depends on HAVE_ACPI_TABLES
301 help
302 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600303 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600304
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700305config ACPI_BERT_SIZE
306 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600307 default 0x4000 if ACPI_BERT
308 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700309 help
310 Specify the amount of DRAM reserved for gathering the data used to
311 generate the ACPI table.
312
Jason Gleneskbc521432020-09-14 05:22:47 -0700313config ACPI_SSDT_PSD_INDEPENDENT
314 bool "Allow core p-state independent transitions"
315 default y
316 help
317 AMD recommends the ACPI _PSD object to be configured to cause
318 cores to transition between p-states independently. A vendor may
319 choose to generate _PSD object to allow cores to transition together.
320
Furquan Shaikh40a38882020-05-01 10:43:48 -0700321config CHROMEOS
322 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600323 select ALWAYS_LOAD_OPROM
324 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700325
Marshall Dawson62611412019-06-19 11:46:06 -0600326config RO_REGION_ONLY
327 string
328 depends on CHROMEOS
329 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600330
Marshall Dawson62611412019-06-19 11:46:06 -0600331config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
332 int
Martin Roth4017de02019-12-16 23:21:05 -0700333 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600334
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600335config DISABLE_SPI_FLASH_ROM_SHARING
336 def_bool n
337 help
338 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
339 which indicates a board level ROM transaction request. This
340 removes arbitration with board and assumes the chipset controls
341 the SPI flash bus entirely.
342
Marshall Dawson62611412019-06-19 11:46:06 -0600343config MAINBOARD_POWER_RESTORE
344 def_bool n
345 help
346 This option determines what state to go to once power is restored
347 after having been lost in S0. Select this option to automatically
348 return to S0. Otherwise the system will remain in S5 once power
349 is restored.
350
Marshall Dawson00a22082020-01-20 23:05:31 -0700351config FSP_TEMP_RAM_SIZE
352 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700353 default 0x40000
354 help
355 The amount of coreboot-allocated heap and stack usage by the FSP.
356
Marshall Dawson62611412019-06-19 11:46:06 -0600357menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600358
Martin Roth5c354b92019-04-22 14:55:16 -0600359config AMD_FWM_POSITION_INDEX
360 int "Firmware Directory Table location (0 to 5)"
361 range 0 5
362 default 0 if BOARD_ROMSIZE_KB_512
363 default 1 if BOARD_ROMSIZE_KB_1024
364 default 2 if BOARD_ROMSIZE_KB_2048
365 default 3 if BOARD_ROMSIZE_KB_4096
366 default 4 if BOARD_ROMSIZE_KB_8192
367 default 5 if BOARD_ROMSIZE_KB_16384
368 help
369 Typically this is calculated by the ROM size, but there may
370 be situations where you want to put the firmware directory
371 table in a different location.
372 0: 512 KB - 0xFFFA0000
373 1: 1 MB - 0xFFF20000
374 2: 2 MB - 0xFFE20000
375 3: 4 MB - 0xFFC20000
376 4: 8 MB - 0xFF820000
377 5: 16 MB - 0xFF020000
378
379comment "AMD Firmware Directory Table set to location for 512KB ROM"
380 depends on AMD_FWM_POSITION_INDEX = 0
381comment "AMD Firmware Directory Table set to location for 1MB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 1
383comment "AMD Firmware Directory Table set to location for 2MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 2
385comment "AMD Firmware Directory Table set to location for 4MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 3
387comment "AMD Firmware Directory Table set to location for 8MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 4
389comment "AMD Firmware Directory Table set to location for 16MB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 5
391
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800392config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700393 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800394 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600395
Zheng Bao6252b602020-09-11 17:06:19 +0800396config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700397 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600398 default y
399 help
400 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
401
402 If unsure, answer 'y'
403
404config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700405 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700406 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600407 help
408 Include the MP2 firmwares and configuration into the PSP build.
409
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700410 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600411
412config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700413 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700414 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600415 help
416 Select this item to include the S0i3 file into the PSP build.
417
418config HAVE_PSP_WHITELIST_FILE
419 bool "Include a debug whitelist file in PSP build"
420 default n
421 help
422 Support secured unlock prior to reset using a whitelisted
423 number? This feature requires a signed whitelist image and
424 bootloader from AMD.
425
426 If unsure, answer 'n'
427
428config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700429 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600430 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600431 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600432
Martin Rothc7acf162020-05-28 00:44:50 -0600433config PSP_SHAREDMEM_SIZE
434 hex "Maximum size of shared memory area"
435 default 0x3000 if VBOOT
436 default 0x0
437 help
438 Sets the maximum size for the PSP to pass the vboot workbuf and
439 any logs or timestamps back to coreboot. This will be copied
440 into main memory by the PSP and will be available when the x86 is
441 started.
442
Furquan Shaikh577db022020-04-24 15:52:04 -0700443config PSP_UNLOCK_SECURE_DEBUG
444 bool "Unlock secure debug"
445 default n
446 help
447 Select this item to enable secure debug options in PSP.
448
Martin Rothde498332020-09-01 11:00:28 -0600449config PSP_VERSTAGE_FILE
450 string "Specify the PSP_verstage file path"
451 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
452 default "$(obj)/psp_verstage.bin"
453 help
454 Add psp_verstage file to the build & PSP Directory Table
455
Martin Rothfe87d762020-09-01 11:04:21 -0600456config PSP_VERSTAGE_SIGNING_TOKEN
457 string "Specify the PSP_verstage Signature Token file path"
458 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
459 default ""
460 help
461 Add psp_verstage signature token to the build & PSP Directory Table
462
Marshall Dawson62611412019-06-19 11:46:06 -0600463endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600464
Martin Rothc7acf162020-05-28 00:44:50 -0600465config VBOOT
466 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600467 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600468
469config VBOOT_STARTS_BEFORE_BOOTBLOCK
470 def_bool n
471 depends on VBOOT
472 select ARCH_VERSTAGE_ARMV7
473 help
474 Runs verstage on the PSP. Only available on
475 certain Chrome OS branded parts from AMD.
476
Martin Roth5632c6b2020-10-28 11:52:30 -0600477config VBOOT_HASH_BLOCK_SIZE
478 hex
479 default 0x9000
480 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
481 help
482 Because the bulk of the time in psp_verstage to hash the RO cbfs is
483 spent in the overhead of doing svc calls, increasing the hash block
484 size significantly cuts the verstage hashing time as seen below.
485
486 4k takes 180ms
487 16k takes 44ms
488 32k takes 33.7ms
489 36k takes 32.5ms
490 There's actually still room for an even bigger stack, but we've
491 reached a point of diminishing returns.
492
Martin Roth50cca762020-08-13 11:06:18 -0600493config CMOS_RECOVERY_BYTE
494 hex
495 default 0x51
496 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
497 help
498 If the workbuf is not passed from the PSP to coreboot, set the
499 recovery flag and reboot. The PSP will read this byte, mark the
500 recovery request in VBNV, and reset the system into recovery mode.
501
502 This is the byte before the default first byte used by VBNV
503 (0x26 + 0x0E - 1)
504
Martin Roth9aa8d112020-06-04 21:31:41 -0600505if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
506
507config RWA_REGION_ONLY
508 string
509 default "apu/amdfw_a"
510 help
511 Add a space-delimited list of filenames that should only be in the
512 RW-A section.
513
514config RWB_REGION_ONLY
515 string
516 default "apu/amdfw_b"
517 help
518 Add a space-delimited list of filenames that should only be in the
519 RW-B section.
520
521config PICASSO_FW_A_POSITION
522 hex
523 help
524 Location of the AMD firmware in the RW_A region
525
526config PICASSO_FW_B_POSITION
527 hex
528 help
529 Location of the AMD firmware in the RW_B region
530
531endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
532
Martin Roth1f337622019-04-22 16:08:31 -0600533endif # SOC_AMD_PICASSO