blob: 14e780160066b80d4f036abeec011ccae7618b49 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Aaron Durbin81108b92013-01-22 13:22:02 -060050config ALT_CBFS_LOAD_PAYLOAD
51 bool "Use alternative cbfs_load_payload() implementation."
52 default n
53 help
54 Either board or southbridge provide an alternative cbfs_load_payload()
55 implementation. This may be used, for example, if accessing the ROM
56 through memory-mapped I/O is slow and a faster alternative can be
57 provided.
58
Patrick Georgi23d89cc2010-03-16 01:17:19 +000059choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020060 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000061 default COMPILER_GCC
62 help
63 This option allows you to select the compiler used for building
64 coreboot.
65
66config COMPILER_GCC
67 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020068 help
69 Use the GNU Compiler Collection (GCC) to build coreboot.
70
71 For details see http://gcc.gnu.org.
72
Patrick Georgi23d89cc2010-03-16 01:17:19 +000073config COMPILER_LLVM_CLANG
74 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
76 Use LLVM/clang to build coreboot.
77
78 For details see http://clang.llvm.org.
79
Patrick Georgi23d89cc2010-03-16 01:17:19 +000080endchoice
81
Patrick Georgi020f51f2010-03-14 21:25:03 +000082config SCANBUILD_ENABLE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020083 bool "Build with scan-build for static code analysis"
Patrick Georgi020f51f2010-03-14 21:25:03 +000084 default n
85 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086 Changes the build process to use scan-build (a utility for
87 running the clang static code analyzer from the command line).
88
89 Requires the scan-build utility in your system $PATH.
90
91 For details see http://clang-analyzer.llvm.org/scan-build.html.
Patrick Georgi020f51f2010-03-14 21:25:03 +000092
93config SCANBUILD_REPORT_LOCATION
Uwe Hermannad8c95f2012-04-12 22:00:03 +020094 string "Directory for the scan-build report(s)"
Patrick Georgi020f51f2010-03-14 21:25:03 +000095 default ""
96 depends on SCANBUILD_ENABLE
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Directory where the scan-build reports should be stored in. The
99 reports are stored in subdirectories of the form 'yyyy-mm-dd-*'
100 in the specified directory.
101
102 If this setting is left empty, the coreboot top-level directory
103 will be used to store the report subdirectories.
Patrick Georgi020f51f2010-03-14 21:25:03 +0000104
Patrick Georgi516a2a72010-03-25 21:45:25 +0000105config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107 default n
108 help
109 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200110
111 Requires the ccache utility in your system $PATH.
112
113 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000114
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115config SCONFIG_GENPARSER
116 bool "Generate SCONFIG parser using flex and bison"
117 default n
118 depends on EXPERT
119 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 Enable this option if you are working on the sconfig device tree
121 parser and made changes to sconfig.l and sconfig.y.
122
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 Otherwise, say N.
124
Joe Korty6d772522010-05-19 18:41:15 +0000125config USE_OPTION_TABLE
126 bool "Use CMOS for configuration values"
127 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000128 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000129 help
130 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200131 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000132
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000133config COMPRESS_RAMSTAGE
134 bool "Compress ramstage with LZMA"
135 default y
136 help
137 Compress ramstage to save memory in the flash image. Note
138 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000140
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200141config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200142 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200143 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 help
145 Include the .config file that was used to compile coreboot
146 in the (CBFS) ROM image. This is useful if you want to know which
147 options were used to build a specific coreboot.rom image.
148
149 Saying Y here will increase the image size by 2-3kB.
150
151 You can use the following command to easily list the options:
152
153 grep -a CONFIG_ coreboot.rom
154
155 Alternatively, you can also use cbfstool to print the image
156 contents (including the raw 'config' item we're looking for).
157
158 Example:
159
160 $ cbfstool coreboot.rom print
161 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
162 offset 0x0
163 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600164
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200165 Name Offset Type Size
166 cmos_layout.bin 0x0 cmos layout 1159
167 fallback/romstage 0x4c0 stage 339756
168 fallback/coreboot_ram 0x53440 stage 186664
169 fallback/payload 0x80dc0 payload 51526
170 config 0x8d740 raw 3324
171 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700173config EARLY_CBMEM_INIT
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100174 bool
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700175 default n
176 help
Paul Menzele62b8e92013-04-26 17:15:07 +0200177 Make coreboot initialize the CBMEM structures while running in ROM
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100178 stage. This is useful when the ROM stage wants to communicate
179 some, for instance, execution timestamps. It needs support in
180 romstage.c and should be enabled by the board's Kconfig.
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700181
Aaron Durbindf3a1092013-03-13 12:41:44 -0500182config DYNAMIC_CBMEM
183 bool "The CBMEM space is dynamically grown."
184 default n
185 help
186 Instead of reserving a static amount of CBMEM space the CBMEM
187 area grows dynamically. CBMEM can be used both in romstage (after
188 memory initialization) and ramstage.
189
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700190config COLLECT_TIMESTAMPS
191 bool "Create a table of timestamps collected during boot"
Aaron Durbinc15551a2013-03-23 00:00:54 -0500192 depends on (EARLY_CBMEM_INIT || DYNAMIC_CBMEM)
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700193 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Make coreboot create a table of timer-ID/timer-value pairs to
195 allow measuring time spent at different phases of the boot process.
196
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200197config USE_BLOBS
198 bool "Allow use of binary-only repository"
199 default n
200 help
201 This draws in the blobs repository, which contains binary files that
202 might be required for some chipsets or boards.
203 This flag ensures that a "Free" option remains available for users.
204
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800205config COVERAGE
206 bool "Code coverage support"
207 depends on COMPILER_GCC
208 default n
209 help
210 Add code coverage support for coreboot. This will store code
211 coverage information in CBMEM for extraction from user space.
212 If unsure, say N.
213
Uwe Hermannc04be932009-10-05 13:55:28 +0000214endmenu
215
Patrick Georgi0588d192009-08-12 15:00:51 +0000216source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000217
218# This option is used to set the architecture of a mainboard to X86.
219# It is usually set in mainboard/*/Kconfig.
220config ARCH_X86
221 bool
222 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800223 select PCI
224
David Hendricks5367e472012-11-28 20:16:28 -0800225config ARCH_ARMV7
226 bool
227 default n
228
Ronald G. Minnich6e3728b2012-11-27 10:36:06 -0800229# Warning: The file is included whether or not the if is here.
230# but the if controls how the evaluation occurs.
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000231if ARCH_X86
Stefan Reinauer8677a232010-12-11 20:33:41 +0000232source src/arch/x86/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000233endif
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000234
David Hendricks5367e472012-11-28 20:16:28 -0800235if ARCH_ARMV7
236source src/arch/armv7/Kconfig
237endif
238
Gabe Black5fbfc912013-07-07 13:52:37 -0700239config HAVE_ARCH_MEMSET
240 bool
241 default n
242
243config HAVE_ARCH_MEMCPY
244 bool
245 default n
246
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000247menu "Chipset"
248
249comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000250source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000251comment "Northbridge"
252source src/northbridge/Kconfig
253comment "Southbridge"
254source src/southbridge/Kconfig
255comment "Super I/O"
256source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000257comment "Embedded Controllers"
258source src/ec/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000259
260endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000261
Stefan Reinauer8d711552012-11-30 12:34:04 -0800262source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800263
Rudolf Marekd9c25492010-05-16 15:31:53 +0000264menu "Generic Drivers"
265source src/drivers/Kconfig
266endmenu
267
Patrick Georgi0588d192009-08-12 15:00:51 +0000268config HEAP_SIZE
269 hex
Myles Watson04000f42009-10-16 19:12:49 +0000270 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000271
Patrick Georgi0588d192009-08-12 15:00:51 +0000272config MAX_CPUS
273 int
274 default 1
275
276config MMCONF_SUPPORT_DEFAULT
277 bool
278 default n
279
280config MMCONF_SUPPORT
281 bool
282 default n
283
Patrick Georgi0588d192009-08-12 15:00:51 +0000284source src/console/Kconfig
285
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000286# This should default to N and be set by SuperI/O drivers that have an UART
287config HAVE_UART_IO_MAPPED
288 bool
Stefan Reinauer3600e962012-12-11 12:49:32 -0800289 default y if ARCH_X86
290 default n if ARCH_ARMV7
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000291
292config HAVE_UART_MEMORY_MAPPED
293 bool
294 default n
295
Hung-Te Linad173ea2013-02-06 21:24:12 +0800296config HAVE_UART_SPECIAL
297 bool
298 default n
299
Patrick Georgi0588d192009-08-12 15:00:51 +0000300config HAVE_ACPI_RESUME
301 bool
302 default n
303
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000304config HAVE_ACPI_SLIC
305 bool
306 default n
307
Patrick Georgi0588d192009-08-12 15:00:51 +0000308config ACPI_SSDTX_NUM
309 int
310 default 0
311
Patrick Georgi0588d192009-08-12 15:00:51 +0000312config HAVE_HARD_RESET
313 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000314 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000315 help
316 This variable specifies whether a given board has a hard_reset
317 function, no matter if it's provided by board code or chipset code.
318
Patrick Georgi0588d192009-08-12 15:00:51 +0000319config HAVE_INIT_TIMER
320 bool
Patrick Georgi1f807fd2010-01-04 20:09:27 +0000321 default n if UDELAY_IO
Myles Watsond73c1b52009-10-26 15:14:07 +0000322 default y
Patrick Georgi0588d192009-08-12 15:00:51 +0000323
Aaron Durbina4217912013-04-29 22:31:51 -0500324config HAVE_MONOTONIC_TIMER
325 def_bool n
326 help
327 The board/chipset provides a monotonic timer.
328
Aaron Durbin340ca912013-04-30 09:58:12 -0500329config TIMER_QUEUE
330 def_bool n
331 depends on HAVE_MONOTONIC_TIMER
332 help
333 Provide a timer queue for performing time-based callbacks.
334
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500335config COOP_MULTITASKING
336 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500337 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500338 help
339 Cooperative multitasking allows callbacks to be multiplexed on the
340 main thread of ramstage. With this enabled it allows for multiple
341 execution paths to take place when they have udelay() calls within
342 their code.
343
344config NUM_THREADS
345 int
346 default 4
347 depends on COOP_MULTITASKING
348 help
349 How many execution threads to cooperatively multitask with.
350
zbaof7223732012-04-13 13:42:15 +0800351config HIGH_SCRATCH_MEMORY_SIZE
352 hex
353 default 0x0
354
Patrick Georgi0588d192009-08-12 15:00:51 +0000355config HAVE_OPTION_TABLE
356 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000357 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000358 help
359 This variable specifies whether a given board has a cmos.layout
360 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000361 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000362
Patrick Georgi0588d192009-08-12 15:00:51 +0000363config PIRQ_ROUTE
364 bool
365 default n
366
367config HAVE_SMI_HANDLER
368 bool
369 default n
370
371config PCI_IO_CFG_EXT
372 bool
373 default n
374
375config IOAPIC
376 bool
377 default n
378
Stefan Reinauer5b635792012-08-16 14:05:42 -0700379config CBFS_SIZE
380 hex
381 default ROM_SIZE
382
383config CACHE_ROM_SIZE
384 hex
385 default CBFS_SIZE
386
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000387# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000388config VIDEO_MB
389 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000390 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000391
Myles Watson45bb25f2009-09-22 18:49:08 +0000392config USE_WATCHDOG_ON_BOOT
393 bool
394 default n
395
396config VGA
397 bool
398 default n
399 help
400 Build board-specific VGA code.
401
402config GFXUMA
403 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000404 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000405 help
406 Enable Unified Memory Architecture for graphics.
407
Aaron Durbinad935522012-12-24 14:28:37 -0600408config RELOCATABLE_MODULES
409 bool "Relocatable Modules"
410 default n
411 help
412 If RELOCATABLE_MODULES is selected then support is enabled for
413 building relocatable modules in the ram stage. Those modules can be
414 loaded anywhere and all the relocations are handled automatically.
415
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600416config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600417 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600418 bool "Build the ramstage to be relocatable in 32-bit address space."
419 default n
420 help
421 The reloctable ramstage support allows for the ramstage to be built
422 as a relocatable module. The stage loader can identify a place
423 out of the OS way so that copying memory is unnecessary during an S3
424 wake. When selecting this option the romstage is responsible for
425 determing a stack location to use for loading the ramstage.
426
Myles Watsonb8e20272009-10-15 13:35:47 +0000427config HAVE_ACPI_TABLES
428 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000429 help
430 This variable specifies whether a given board has ACPI table support.
431 It is usually set in mainboard/*/Kconfig.
432 Whether or not the ACPI tables are actually generated by coreboot
433 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000434
435config HAVE_MP_TABLE
436 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000437 help
438 This variable specifies whether a given board has MP table support.
439 It is usually set in mainboard/*/Kconfig.
440 Whether or not the MP table is actually generated by coreboot
441 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000442
443config HAVE_PIRQ_TABLE
444 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000445 help
446 This variable specifies whether a given board has PIRQ table support.
447 It is usually set in mainboard/*/Kconfig.
448 Whether or not the PIRQ table is actually generated by coreboot
449 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000450
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500451config MAX_PIRQ_LINKS
452 int
453 default 4
454 help
455 This variable specifies the number of PIRQ interrupt links which are
456 routable. On most chipsets, this is 4, INTA through INTD. Some
457 chipsets offer more than four links, commonly up to INTH. They may
458 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
459 table specifies links greater than 4, pirq_route_irqs will not
460 function properly, unless this variable is correctly set.
461
Myles Watsond73c1b52009-10-26 15:14:07 +0000462#These Options are here to avoid "undefined" warnings.
463#The actual selection and help texts are in the following menu.
464
Uwe Hermann168b11b2009-10-07 16:15:40 +0000465menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000466
Myles Watson45bb25f2009-09-22 18:49:08 +0000467config MULTIBOOT
Uwe Hermann168b11b2009-10-07 16:15:40 +0000468 bool "Generate Multiboot tables (for GRUB2)"
Ronald G. Minnich7f91d922009-11-09 17:56:47 +0000469 default y
Stefan Reinauera957b7a2013-02-14 13:39:25 -0800470 depends on ARCH_X86
Myles Watson45bb25f2009-09-22 18:49:08 +0000471
Myles Watsonb8e20272009-10-15 13:35:47 +0000472config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800473 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
474 bool
475 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000476 help
477 Generate ACPI tables for this board.
478
479 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000480
Myles Watsonb8e20272009-10-15 13:35:47 +0000481config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800482 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
483 bool
484 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000485 help
486 Generate an MP table (conforming to the Intel MultiProcessor
487 specification 1.4) for this board.
488
489 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000490
Myles Watsonb8e20272009-10-15 13:35:47 +0000491config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800492 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
493 bool
494 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000495 help
496 Generate a PIRQ table for this board.
497
498 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000499
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200500config GENERATE_SMBIOS_TABLES
501 depends on ARCH_X86
502 bool "Generate SMBIOS tables"
503 default y
504 help
505 Generate SMBIOS tables for this board.
506
507 If unsure, say Y.
508
Myles Watson45bb25f2009-09-22 18:49:08 +0000509endmenu
510
Patrick Georgi0588d192009-08-12 15:00:51 +0000511menu "Payload"
512
Patrick Georgi0588d192009-08-12 15:00:51 +0000513choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000514 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000515 default PAYLOAD_NONE if !ARCH_X86
516 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000517
Uwe Hermann168b11b2009-10-07 16:15:40 +0000518config PAYLOAD_NONE
519 bool "None"
520 help
521 Select this option if you want to create an "empty" coreboot
522 ROM image for a certain mainboard, i.e. a coreboot ROM image
523 which does not yet contain a payload.
524
525 For such an image to be useful, you have to use 'cbfstool'
526 to add a payload to the ROM image later.
527
Patrick Georgi0588d192009-08-12 15:00:51 +0000528config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000529 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000530 help
531 Select this option if you have a payload image (an ELF file)
532 which coreboot should run as soon as the basic hardware
533 initialization is completed.
534
535 You will be able to specify the location and file name of the
536 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000537
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000538config PAYLOAD_SEABIOS
539 bool "SeaBIOS"
540 depends on ARCH_X86
541 help
542 Select this option if you want to build a coreboot image
543 with a SeaBIOS payload. If you don't know what this is
544 about, just leave it enabled.
545
546 See http://coreboot.org/Payloads for more information.
547
Stefan Reinauere50952f2011-04-15 03:34:05 +0000548config PAYLOAD_FILO
549 bool "FILO"
550 help
551 Select this option if you want to build a coreboot image
552 with a FILO payload. If you don't know what this is
553 about, just leave it enabled.
554
555 See http://coreboot.org/Payloads for more information.
556
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800557config PAYLOAD_TIANOCORE
558 bool "Tiano Core"
559 help
560 Select this option if you want to build a coreboot image
561 with a Tiano Core payload. If you don't know what this is
562 about, just leave it enabled.
563
564 See http://coreboot.org/Payloads for more information.
565
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000566endchoice
567
568choice
569 prompt "SeaBIOS version"
570 default SEABIOS_STABLE
571 depends on PAYLOAD_SEABIOS
572
573config SEABIOS_STABLE
Idwer Vollering1a433092013-03-02 18:27:05 +0100574 bool "1.7.2.1"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000575 help
576 Stable SeaBIOS version
577config SEABIOS_MASTER
578 bool "master"
579 help
580 Newest SeaBIOS version
Patrick Georgi0588d192009-08-12 15:00:51 +0000581endchoice
582
Stefan Reinauere50952f2011-04-15 03:34:05 +0000583choice
584 prompt "FILO version"
585 default FILO_STABLE
586 depends on PAYLOAD_FILO
587
588config FILO_STABLE
589 bool "0.6.0"
590 help
591 Stable FILO version
592config FILO_MASTER
593 bool "HEAD"
594 help
595 Newest FILO version
596endchoice
597
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000598config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000599 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000600 depends on PAYLOAD_ELF
601 default "payload.elf"
602 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000603 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000604
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000605config PAYLOAD_FILE
606 depends on PAYLOAD_SEABIOS
Stefan Reinaueraff6dc22012-01-21 10:34:22 -0800607 default "$(obj)/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000608
Stefan Reinauere50952f2011-04-15 03:34:05 +0000609config PAYLOAD_FILE
610 depends on PAYLOAD_FILO
611 default "payloads/external/FILO/filo/build/filo.elf"
612
Stefan Reinauer275fb632013-02-05 13:58:29 -0800613config PAYLOAD_FILE
614 string "Tianocore firmware volume"
615 depends on PAYLOAD_TIANOCORE
616 default "COREBOOT.fd"
617 help
618 The result of a corebootPkg build
619
Uwe Hermann168b11b2009-10-07 16:15:40 +0000620# TODO: Defined if no payload? Breaks build?
621config COMPRESSED_PAYLOAD_LZMA
622 bool "Use LZMA compression for payloads"
623 default y
Patrick Georgied08bcc2013-02-04 19:15:06 +0100624 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE
Uwe Hermann168b11b2009-10-07 16:15:40 +0000625 help
626 In order to reduce the size payloads take up in the ROM chip
627 coreboot can compress them using the LZMA algorithm.
628
Myles Watson04000f42009-10-16 19:12:49 +0000629config COMPRESSED_PAYLOAD_NRV2B
Peter Stuged7b37b02009-10-17 03:00:04 +0000630 bool
Myles Watson04000f42009-10-16 19:12:49 +0000631 default n
632
Peter Stugea758ca22009-09-17 16:21:31 +0000633endmenu
634
Uwe Hermann168b11b2009-10-07 16:15:40 +0000635menu "Debugging"
636
637# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000638config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000639 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200640 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000641 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000642 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000643 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000644
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200645config GDB_WAIT
646 bool "Wait for a GDB connection"
647 default n
648 depends on GDB_STUB
649 help
650 If enabled, coreboot will wait for a GDB connection.
651
Stefan Reinauerfe422182012-05-02 16:33:18 -0700652config DEBUG_CBFS
653 bool "Output verbose CBFS debug messages"
654 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700655 help
656 This option enables additional CBFS related debug messages.
657
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000658config HAVE_DEBUG_RAM_SETUP
659 def_bool n
660
Uwe Hermann01ce6012010-03-05 10:03:50 +0000661config DEBUG_RAM_SETUP
662 bool "Output verbose RAM init debug messages"
663 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000664 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000665 help
666 This option enables additional RAM init related debug messages.
667 It is recommended to enable this when debugging issues on your
668 board which might be RAM init related.
669
670 Note: This option will increase the size of the coreboot image.
671
672 If unsure, say N.
673
Patrick Georgie82618d2010-10-01 14:50:12 +0000674config HAVE_DEBUG_CAR
675 def_bool n
676
Peter Stuge5015f792010-11-10 02:00:32 +0000677config DEBUG_CAR
678 def_bool n
679 depends on HAVE_DEBUG_CAR
680
681if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000682# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
683# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000684config DEBUG_CAR
685 bool "Output verbose Cache-as-RAM debug messages"
686 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000687 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000688 help
689 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000690endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000691
Myles Watson80e914ff2010-06-01 19:25:31 +0000692config DEBUG_PIRQ
693 bool "Check PIRQ table consistency"
694 default n
695 depends on GENERATE_PIRQ_TABLE
696 help
697 If unsure, say N.
698
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000699config HAVE_DEBUG_SMBUS
700 def_bool n
701
Uwe Hermann01ce6012010-03-05 10:03:50 +0000702config DEBUG_SMBUS
703 bool "Output verbose SMBus debug messages"
704 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000705 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000706 help
707 This option enables additional SMBus (and SPD) debug messages.
708
709 Note: This option will increase the size of the coreboot image.
710
711 If unsure, say N.
712
713config DEBUG_SMI
714 bool "Output verbose SMI debug messages"
715 default n
716 depends on HAVE_SMI_HANDLER
717 help
718 This option enables additional SMI related debug messages.
719
720 Note: This option will increase the size of the coreboot image.
721
722 If unsure, say N.
723
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000724config DEBUG_SMM_RELOCATION
725 bool "Debug SMM relocation code"
726 default n
727 depends on HAVE_SMI_HANDLER
728 help
729 This option enables additional SMM handler relocation related
730 debug messages.
731
732 Note: This option will increase the size of the coreboot image.
733
734 If unsure, say N.
735
Uwe Hermanna953f372010-11-10 00:14:32 +0000736# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
737# printk(BIOS_DEBUG, ...) calls.
738config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800739 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
740 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000741 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000742 help
743 This option enables additional malloc related debug messages.
744
745 Note: This option will increase the size of the coreboot image.
746
747 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300748
749# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
750# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300751config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800752 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
753 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300754 default n
755 help
756 This option enables additional ACPI related debug messages.
757
758 Note: This option will slightly increase the size of the coreboot image.
759
760 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300761
Uwe Hermanna953f372010-11-10 00:14:32 +0000762# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
763# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000764config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800765 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
766 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000767 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000768 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000769 help
770 This option enables additional x86emu related debug messages.
771
772 Note: This option will increase the time to emulate a ROM.
773
774 If unsure, say N.
775
Uwe Hermann01ce6012010-03-05 10:03:50 +0000776config X86EMU_DEBUG
777 bool "Output verbose x86emu debug messages"
778 default n
779 depends on PCI_OPTION_ROM_RUN_YABEL
780 help
781 This option enables additional x86emu related debug messages.
782
783 Note: This option will increase the size of the coreboot image.
784
785 If unsure, say N.
786
787config X86EMU_DEBUG_JMP
788 bool "Trace JMP/RETF"
789 default n
790 depends on X86EMU_DEBUG
791 help
792 Print information about JMP and RETF opcodes from x86emu.
793
794 Note: This option will increase the size of the coreboot image.
795
796 If unsure, say N.
797
798config X86EMU_DEBUG_TRACE
799 bool "Trace all opcodes"
800 default n
801 depends on X86EMU_DEBUG
802 help
803 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000804
Uwe Hermann01ce6012010-03-05 10:03:50 +0000805 WARNING: This will produce a LOT of output and take a long time.
806
807 Note: This option will increase the size of the coreboot image.
808
809 If unsure, say N.
810
811config X86EMU_DEBUG_PNP
812 bool "Log Plug&Play accesses"
813 default n
814 depends on X86EMU_DEBUG
815 help
816 Print Plug And Play accesses made by option ROMs.
817
818 Note: This option will increase the size of the coreboot image.
819
820 If unsure, say N.
821
822config X86EMU_DEBUG_DISK
823 bool "Log Disk I/O"
824 default n
825 depends on X86EMU_DEBUG
826 help
827 Print Disk I/O related messages.
828
829 Note: This option will increase the size of the coreboot image.
830
831 If unsure, say N.
832
833config X86EMU_DEBUG_PMM
834 bool "Log PMM"
835 default n
836 depends on X86EMU_DEBUG
837 help
838 Print messages related to POST Memory Manager (PMM).
839
840 Note: This option will increase the size of the coreboot image.
841
842 If unsure, say N.
843
844
845config X86EMU_DEBUG_VBE
846 bool "Debug VESA BIOS Extensions"
847 default n
848 depends on X86EMU_DEBUG
849 help
850 Print messages related to VESA BIOS Extension (VBE) functions.
851
852 Note: This option will increase the size of the coreboot image.
853
854 If unsure, say N.
855
856config X86EMU_DEBUG_INT10
857 bool "Redirect INT10 output to console"
858 default n
859 depends on X86EMU_DEBUG
860 help
861 Let INT10 (i.e. character output) calls print messages to debug output.
862
863 Note: This option will increase the size of the coreboot image.
864
865 If unsure, say N.
866
867config X86EMU_DEBUG_INTERRUPTS
868 bool "Log intXX calls"
869 default n
870 depends on X86EMU_DEBUG
871 help
872 Print messages related to interrupt handling.
873
874 Note: This option will increase the size of the coreboot image.
875
876 If unsure, say N.
877
878config X86EMU_DEBUG_CHECK_VMEM_ACCESS
879 bool "Log special memory accesses"
880 default n
881 depends on X86EMU_DEBUG
882 help
883 Print messages related to accesses to certain areas of the virtual
884 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
885
886 Note: This option will increase the size of the coreboot image.
887
888 If unsure, say N.
889
890config X86EMU_DEBUG_MEM
891 bool "Log all memory accesses"
892 default n
893 depends on X86EMU_DEBUG
894 help
895 Print memory accesses made by option ROM.
896 Note: This also includes accesses to fetch instructions.
897
898 Note: This option will increase the size of the coreboot image.
899
900 If unsure, say N.
901
902config X86EMU_DEBUG_IO
903 bool "Log IO accesses"
904 default n
905 depends on X86EMU_DEBUG
906 help
907 Print I/O accesses made by option ROM.
908
909 Note: This option will increase the size of the coreboot image.
910
911 If unsure, say N.
912
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200913config X86EMU_DEBUG_TIMINGS
914 bool "Output timing information"
915 default n
916 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
917 help
918 Print timing information needed by i915tool.
919
920 If unsure, say N.
921
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800922config DEBUG_TPM
923 bool "Output verbose TPM debug messages"
924 default n
925 depends on TPM
926 help
927 This option enables additional TPM related debug messages.
928
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700929config DEBUG_SPI_FLASH
930 bool "Output verbose SPI flash debug messages"
931 default n
932 depends on SPI_FLASH
933 help
934 This option enables additional SPI flash related debug messages.
935
Stefan Reinauer8e073822012-04-04 00:07:22 +0200936if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
937# Only visible with the right southbridge and loglevel.
938config DEBUG_INTEL_ME
939 bool "Verbose logging for Intel Management Engine"
940 default n
941 help
942 Enable verbose logging for Intel Management Engine driver that
943 is present on Intel 6-series chipsets.
944endif
945
Rudolf Marek7f0e9302011-09-02 23:23:41 +0200946config TRACE
947 bool "Trace function calls"
948 default n
949 help
950 If enabled, every function will print information to console once
951 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
952 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
953 of calling function. Please note some printk releated functions
954 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800955
956config DEBUG_COVERAGE
957 bool "Debug code coverage"
958 default n
959 depends on COVERAGE
960 help
961 If enabled, the code coverage hooks in coreboot will output some
962 information about the coverage data that is dumped.
963
Uwe Hermann168b11b2009-10-07 16:15:40 +0000964endmenu
965
Myles Watsond73c1b52009-10-26 15:14:07 +0000966# These probably belong somewhere else, but they are needed somewhere.
Jonathan Kollasche5b75072010-10-07 23:02:06 +0000967config RAMINIT_SYSINFO
968 bool
969 default n
970
Myles Watsond73c1b52009-10-26 15:14:07 +0000971config ENABLE_APIC_EXT_ID
972 bool
973 default n
Myles Watson2e672732009-11-12 16:38:03 +0000974
975config WARNINGS_ARE_ERRORS
976 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +0000977 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +0000978
Peter Stuge51eafde2010-10-13 06:23:02 +0000979# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
980# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
981# mutually exclusive. One of these options must be selected in the
982# mainboard Kconfig if the chipset supports enabling and disabling of
983# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
984# in mainboard/Kconfig to know if the button should be enabled or not.
985
986config POWER_BUTTON_DEFAULT_ENABLE
987 def_bool n
988 help
989 Select when the board has a power button which can optionally be
990 disabled by the user.
991
992config POWER_BUTTON_DEFAULT_DISABLE
993 def_bool n
994 help
995 Select when the board has a power button which can optionally be
996 enabled by the user, e.g. when the board ships with a jumper over
997 the power switch contacts.
998
999config POWER_BUTTON_FORCE_ENABLE
1000 def_bool n
1001 help
1002 Select when the board requires that the power button is always
1003 enabled.
1004
1005config POWER_BUTTON_FORCE_DISABLE
1006 def_bool n
1007 help
1008 Select when the board requires that the power button is always
1009 disabled, e.g. when it has been hardwired to ground.
1010
1011config POWER_BUTTON_IS_OPTIONAL
1012 bool
1013 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1014 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1015 help
1016 Internal option that controls ENABLE_POWER_BUTTON visibility.
1017
Stefan Reinauerb89a7612012-03-30 01:01:51 +02001018source src/vendorcode/Kconfig