blob: fdf40e59540dca9916b420411d39842301060115 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Aaron Durbin81108b92013-01-22 13:22:02 -060050config ALT_CBFS_LOAD_PAYLOAD
51 bool "Use alternative cbfs_load_payload() implementation."
52 default n
53 help
54 Either board or southbridge provide an alternative cbfs_load_payload()
55 implementation. This may be used, for example, if accessing the ROM
56 through memory-mapped I/O is slow and a faster alternative can be
57 provided.
58
Patrick Georgi23d89cc2010-03-16 01:17:19 +000059choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020060 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000061 default COMPILER_GCC
62 help
63 This option allows you to select the compiler used for building
64 coreboot.
65
66config COMPILER_GCC
67 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020068 help
69 Use the GNU Compiler Collection (GCC) to build coreboot.
70
71 For details see http://gcc.gnu.org.
72
Patrick Georgi23d89cc2010-03-16 01:17:19 +000073config COMPILER_LLVM_CLANG
74 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
76 Use LLVM/clang to build coreboot.
77
78 For details see http://clang.llvm.org.
79
Patrick Georgi23d89cc2010-03-16 01:17:19 +000080endchoice
81
Patrick Georgi020f51f2010-03-14 21:25:03 +000082config SCANBUILD_ENABLE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020083 bool "Build with scan-build for static code analysis"
Patrick Georgi020f51f2010-03-14 21:25:03 +000084 default n
85 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086 Changes the build process to use scan-build (a utility for
87 running the clang static code analyzer from the command line).
88
89 Requires the scan-build utility in your system $PATH.
90
91 For details see http://clang-analyzer.llvm.org/scan-build.html.
Patrick Georgi020f51f2010-03-14 21:25:03 +000092
93config SCANBUILD_REPORT_LOCATION
Uwe Hermannad8c95f2012-04-12 22:00:03 +020094 string "Directory for the scan-build report(s)"
Patrick Georgi020f51f2010-03-14 21:25:03 +000095 default ""
96 depends on SCANBUILD_ENABLE
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Directory where the scan-build reports should be stored in. The
99 reports are stored in subdirectories of the form 'yyyy-mm-dd-*'
100 in the specified directory.
101
102 If this setting is left empty, the coreboot top-level directory
103 will be used to store the report subdirectories.
Patrick Georgi020f51f2010-03-14 21:25:03 +0000104
Patrick Georgi516a2a72010-03-25 21:45:25 +0000105config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107 default n
108 help
109 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200110
111 Requires the ccache utility in your system $PATH.
112
113 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000114
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115config SCONFIG_GENPARSER
116 bool "Generate SCONFIG parser using flex and bison"
117 default n
118 depends on EXPERT
119 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 Enable this option if you are working on the sconfig device tree
121 parser and made changes to sconfig.l and sconfig.y.
122
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 Otherwise, say N.
124
Joe Korty6d772522010-05-19 18:41:15 +0000125config USE_OPTION_TABLE
126 bool "Use CMOS for configuration values"
127 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000128 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000129 help
130 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200131 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000132
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000133config COMPRESS_RAMSTAGE
134 bool "Compress ramstage with LZMA"
135 default y
136 help
137 Compress ramstage to save memory in the flash image. Note
138 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000140
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200141config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200142 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200143 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 help
145 Include the .config file that was used to compile coreboot
146 in the (CBFS) ROM image. This is useful if you want to know which
147 options were used to build a specific coreboot.rom image.
148
149 Saying Y here will increase the image size by 2-3kB.
150
151 You can use the following command to easily list the options:
152
153 grep -a CONFIG_ coreboot.rom
154
155 Alternatively, you can also use cbfstool to print the image
156 contents (including the raw 'config' item we're looking for).
157
158 Example:
159
160 $ cbfstool coreboot.rom print
161 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
162 offset 0x0
163 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600164
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200165 Name Offset Type Size
166 cmos_layout.bin 0x0 cmos layout 1159
167 fallback/romstage 0x4c0 stage 339756
168 fallback/coreboot_ram 0x53440 stage 186664
169 fallback/payload 0x80dc0 payload 51526
170 config 0x8d740 raw 3324
171 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700173config EARLY_CBMEM_INIT
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100174 bool
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700175 default n
176 help
Paul Menzele62b8e92013-04-26 17:15:07 +0200177 Make coreboot initialize the CBMEM structures while running in ROM
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100178 stage. This is useful when the ROM stage wants to communicate
179 some, for instance, execution timestamps. It needs support in
180 romstage.c and should be enabled by the board's Kconfig.
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700181
Aaron Durbindf3a1092013-03-13 12:41:44 -0500182config DYNAMIC_CBMEM
183 bool "The CBMEM space is dynamically grown."
184 default n
185 help
186 Instead of reserving a static amount of CBMEM space the CBMEM
187 area grows dynamically. CBMEM can be used both in romstage (after
188 memory initialization) and ramstage.
189
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700190config COLLECT_TIMESTAMPS
191 bool "Create a table of timestamps collected during boot"
Aaron Durbinc15551a2013-03-23 00:00:54 -0500192 depends on (EARLY_CBMEM_INIT || DYNAMIC_CBMEM)
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700193 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Make coreboot create a table of timer-ID/timer-value pairs to
195 allow measuring time spent at different phases of the boot process.
196
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200197config USE_BLOBS
198 bool "Allow use of binary-only repository"
199 default n
200 help
201 This draws in the blobs repository, which contains binary files that
202 might be required for some chipsets or boards.
203 This flag ensures that a "Free" option remains available for users.
204
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800205config COVERAGE
206 bool "Code coverage support"
207 depends on COMPILER_GCC
208 default n
209 help
210 Add code coverage support for coreboot. This will store code
211 coverage information in CBMEM for extraction from user space.
212 If unsure, say N.
213
Uwe Hermannc04be932009-10-05 13:55:28 +0000214endmenu
215
Patrick Georgi0588d192009-08-12 15:00:51 +0000216source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000217
218# This option is used to set the architecture of a mainboard to X86.
219# It is usually set in mainboard/*/Kconfig.
220config ARCH_X86
221 bool
222 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800223 select PCI
224
David Hendricks5367e472012-11-28 20:16:28 -0800225config ARCH_ARMV7
226 bool
227 default n
228
Ronald G. Minnich6e3728b2012-11-27 10:36:06 -0800229# Warning: The file is included whether or not the if is here.
230# but the if controls how the evaluation occurs.
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000231if ARCH_X86
Stefan Reinauer8677a232010-12-11 20:33:41 +0000232source src/arch/x86/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000233endif
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000234
David Hendricks5367e472012-11-28 20:16:28 -0800235if ARCH_ARMV7
236source src/arch/armv7/Kconfig
237endif
238
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000239menu "Chipset"
240
241comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000242source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000243comment "Northbridge"
244source src/northbridge/Kconfig
245comment "Southbridge"
246source src/southbridge/Kconfig
247comment "Super I/O"
248source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000249comment "Embedded Controllers"
250source src/ec/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000251
252endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000253
Stefan Reinauer8d711552012-11-30 12:34:04 -0800254source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800255
Rudolf Marekd9c25492010-05-16 15:31:53 +0000256menu "Generic Drivers"
257source src/drivers/Kconfig
258endmenu
259
Patrick Georgi0588d192009-08-12 15:00:51 +0000260config HEAP_SIZE
261 hex
Myles Watson04000f42009-10-16 19:12:49 +0000262 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000263
Patrick Georgi0588d192009-08-12 15:00:51 +0000264config MAX_CPUS
265 int
266 default 1
267
268config MMCONF_SUPPORT_DEFAULT
269 bool
270 default n
271
272config MMCONF_SUPPORT
273 bool
274 default n
275
Patrick Georgi0588d192009-08-12 15:00:51 +0000276source src/console/Kconfig
277
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000278# This should default to N and be set by SuperI/O drivers that have an UART
279config HAVE_UART_IO_MAPPED
280 bool
Stefan Reinauer3600e962012-12-11 12:49:32 -0800281 default y if ARCH_X86
282 default n if ARCH_ARMV7
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000283
284config HAVE_UART_MEMORY_MAPPED
285 bool
286 default n
287
Hung-Te Linad173ea2013-02-06 21:24:12 +0800288config HAVE_UART_SPECIAL
289 bool
290 default n
291
Patrick Georgi0588d192009-08-12 15:00:51 +0000292config HAVE_ACPI_RESUME
293 bool
294 default n
295
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000296config HAVE_ACPI_SLIC
297 bool
298 default n
299
Patrick Georgi0588d192009-08-12 15:00:51 +0000300config ACPI_SSDTX_NUM
301 int
302 default 0
303
Patrick Georgi0588d192009-08-12 15:00:51 +0000304config HAVE_HARD_RESET
305 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000306 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000307 help
308 This variable specifies whether a given board has a hard_reset
309 function, no matter if it's provided by board code or chipset code.
310
Patrick Georgi0588d192009-08-12 15:00:51 +0000311config HAVE_INIT_TIMER
312 bool
Patrick Georgi1f807fd2010-01-04 20:09:27 +0000313 default n if UDELAY_IO
Myles Watsond73c1b52009-10-26 15:14:07 +0000314 default y
Patrick Georgi0588d192009-08-12 15:00:51 +0000315
Aaron Durbina4217912013-04-29 22:31:51 -0500316config HAVE_MONOTONIC_TIMER
317 def_bool n
318 help
319 The board/chipset provides a monotonic timer.
320
Aaron Durbin340ca912013-04-30 09:58:12 -0500321config TIMER_QUEUE
322 def_bool n
323 depends on HAVE_MONOTONIC_TIMER
324 help
325 Provide a timer queue for performing time-based callbacks.
326
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500327config COOP_MULTITASKING
328 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500329 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500330 help
331 Cooperative multitasking allows callbacks to be multiplexed on the
332 main thread of ramstage. With this enabled it allows for multiple
333 execution paths to take place when they have udelay() calls within
334 their code.
335
336config NUM_THREADS
337 int
338 default 4
339 depends on COOP_MULTITASKING
340 help
341 How many execution threads to cooperatively multitask with.
342
zbaof7223732012-04-13 13:42:15 +0800343config HIGH_SCRATCH_MEMORY_SIZE
344 hex
345 default 0x0
346
Patrick Georgi0588d192009-08-12 15:00:51 +0000347config HAVE_OPTION_TABLE
348 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000349 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000350 help
351 This variable specifies whether a given board has a cmos.layout
352 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000353 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000354
Patrick Georgi0588d192009-08-12 15:00:51 +0000355config PIRQ_ROUTE
356 bool
357 default n
358
359config HAVE_SMI_HANDLER
360 bool
361 default n
362
363config PCI_IO_CFG_EXT
364 bool
365 default n
366
367config IOAPIC
368 bool
369 default n
370
Stefan Reinauer5b635792012-08-16 14:05:42 -0700371config CBFS_SIZE
372 hex
373 default ROM_SIZE
374
375config CACHE_ROM_SIZE
376 hex
377 default CBFS_SIZE
378
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000379# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000380config VIDEO_MB
381 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000382 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000383
Myles Watson45bb25f2009-09-22 18:49:08 +0000384config USE_WATCHDOG_ON_BOOT
385 bool
386 default n
387
388config VGA
389 bool
390 default n
391 help
392 Build board-specific VGA code.
393
394config GFXUMA
395 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000396 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000397 help
398 Enable Unified Memory Architecture for graphics.
399
Aaron Durbinad935522012-12-24 14:28:37 -0600400config RELOCATABLE_MODULES
401 bool "Relocatable Modules"
402 default n
403 help
404 If RELOCATABLE_MODULES is selected then support is enabled for
405 building relocatable modules in the ram stage. Those modules can be
406 loaded anywhere and all the relocations are handled automatically.
407
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600408config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600409 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600410 bool "Build the ramstage to be relocatable in 32-bit address space."
411 default n
412 help
413 The reloctable ramstage support allows for the ramstage to be built
414 as a relocatable module. The stage loader can identify a place
415 out of the OS way so that copying memory is unnecessary during an S3
416 wake. When selecting this option the romstage is responsible for
417 determing a stack location to use for loading the ramstage.
418
Myles Watsonb8e20272009-10-15 13:35:47 +0000419config HAVE_ACPI_TABLES
420 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000421 help
422 This variable specifies whether a given board has ACPI table support.
423 It is usually set in mainboard/*/Kconfig.
424 Whether or not the ACPI tables are actually generated by coreboot
425 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000426
427config HAVE_MP_TABLE
428 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000429 help
430 This variable specifies whether a given board has MP table support.
431 It is usually set in mainboard/*/Kconfig.
432 Whether or not the MP table is actually generated by coreboot
433 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000434
435config HAVE_PIRQ_TABLE
436 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000437 help
438 This variable specifies whether a given board has PIRQ table support.
439 It is usually set in mainboard/*/Kconfig.
440 Whether or not the PIRQ table is actually generated by coreboot
441 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000442
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500443config MAX_PIRQ_LINKS
444 int
445 default 4
446 help
447 This variable specifies the number of PIRQ interrupt links which are
448 routable. On most chipsets, this is 4, INTA through INTD. Some
449 chipsets offer more than four links, commonly up to INTH. They may
450 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
451 table specifies links greater than 4, pirq_route_irqs will not
452 function properly, unless this variable is correctly set.
453
Myles Watsond73c1b52009-10-26 15:14:07 +0000454#These Options are here to avoid "undefined" warnings.
455#The actual selection and help texts are in the following menu.
456
Uwe Hermann168b11b2009-10-07 16:15:40 +0000457menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000458
Myles Watson45bb25f2009-09-22 18:49:08 +0000459config MULTIBOOT
Uwe Hermann168b11b2009-10-07 16:15:40 +0000460 bool "Generate Multiboot tables (for GRUB2)"
Ronald G. Minnich7f91d922009-11-09 17:56:47 +0000461 default y
Stefan Reinauera957b7a2013-02-14 13:39:25 -0800462 depends on ARCH_X86
Myles Watson45bb25f2009-09-22 18:49:08 +0000463
Myles Watsonb8e20272009-10-15 13:35:47 +0000464config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800465 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
466 bool
467 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000468 help
469 Generate ACPI tables for this board.
470
471 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000472
Myles Watsonb8e20272009-10-15 13:35:47 +0000473config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800474 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
475 bool
476 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000477 help
478 Generate an MP table (conforming to the Intel MultiProcessor
479 specification 1.4) for this board.
480
481 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000482
Myles Watsonb8e20272009-10-15 13:35:47 +0000483config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800484 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
485 bool
486 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000487 help
488 Generate a PIRQ table for this board.
489
490 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000491
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200492config GENERATE_SMBIOS_TABLES
493 depends on ARCH_X86
494 bool "Generate SMBIOS tables"
495 default y
496 help
497 Generate SMBIOS tables for this board.
498
499 If unsure, say Y.
500
Myles Watson45bb25f2009-09-22 18:49:08 +0000501endmenu
502
Patrick Georgi0588d192009-08-12 15:00:51 +0000503menu "Payload"
504
Patrick Georgi0588d192009-08-12 15:00:51 +0000505choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000506 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000507 default PAYLOAD_NONE if !ARCH_X86
508 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000509
Uwe Hermann168b11b2009-10-07 16:15:40 +0000510config PAYLOAD_NONE
511 bool "None"
512 help
513 Select this option if you want to create an "empty" coreboot
514 ROM image for a certain mainboard, i.e. a coreboot ROM image
515 which does not yet contain a payload.
516
517 For such an image to be useful, you have to use 'cbfstool'
518 to add a payload to the ROM image later.
519
Patrick Georgi0588d192009-08-12 15:00:51 +0000520config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000521 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000522 help
523 Select this option if you have a payload image (an ELF file)
524 which coreboot should run as soon as the basic hardware
525 initialization is completed.
526
527 You will be able to specify the location and file name of the
528 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000529
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000530config PAYLOAD_SEABIOS
531 bool "SeaBIOS"
532 depends on ARCH_X86
533 help
534 Select this option if you want to build a coreboot image
535 with a SeaBIOS payload. If you don't know what this is
536 about, just leave it enabled.
537
538 See http://coreboot.org/Payloads for more information.
539
Stefan Reinauere50952f2011-04-15 03:34:05 +0000540config PAYLOAD_FILO
541 bool "FILO"
542 help
543 Select this option if you want to build a coreboot image
544 with a FILO payload. If you don't know what this is
545 about, just leave it enabled.
546
547 See http://coreboot.org/Payloads for more information.
548
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800549config PAYLOAD_TIANOCORE
550 bool "Tiano Core"
551 help
552 Select this option if you want to build a coreboot image
553 with a Tiano Core payload. If you don't know what this is
554 about, just leave it enabled.
555
556 See http://coreboot.org/Payloads for more information.
557
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000558endchoice
559
560choice
561 prompt "SeaBIOS version"
562 default SEABIOS_STABLE
563 depends on PAYLOAD_SEABIOS
564
565config SEABIOS_STABLE
Idwer Vollering1a433092013-03-02 18:27:05 +0100566 bool "1.7.2.1"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000567 help
568 Stable SeaBIOS version
569config SEABIOS_MASTER
570 bool "master"
571 help
572 Newest SeaBIOS version
Patrick Georgi0588d192009-08-12 15:00:51 +0000573endchoice
574
Stefan Reinauere50952f2011-04-15 03:34:05 +0000575choice
576 prompt "FILO version"
577 default FILO_STABLE
578 depends on PAYLOAD_FILO
579
580config FILO_STABLE
581 bool "0.6.0"
582 help
583 Stable FILO version
584config FILO_MASTER
585 bool "HEAD"
586 help
587 Newest FILO version
588endchoice
589
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000590config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000591 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000592 depends on PAYLOAD_ELF
593 default "payload.elf"
594 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000595 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000596
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000597config PAYLOAD_FILE
598 depends on PAYLOAD_SEABIOS
Stefan Reinaueraff6dc22012-01-21 10:34:22 -0800599 default "$(obj)/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000600
Stefan Reinauere50952f2011-04-15 03:34:05 +0000601config PAYLOAD_FILE
602 depends on PAYLOAD_FILO
603 default "payloads/external/FILO/filo/build/filo.elf"
604
Stefan Reinauer275fb632013-02-05 13:58:29 -0800605config PAYLOAD_FILE
606 string "Tianocore firmware volume"
607 depends on PAYLOAD_TIANOCORE
608 default "COREBOOT.fd"
609 help
610 The result of a corebootPkg build
611
Uwe Hermann168b11b2009-10-07 16:15:40 +0000612# TODO: Defined if no payload? Breaks build?
613config COMPRESSED_PAYLOAD_LZMA
614 bool "Use LZMA compression for payloads"
615 default y
Patrick Georgied08bcc2013-02-04 19:15:06 +0100616 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE
Uwe Hermann168b11b2009-10-07 16:15:40 +0000617 help
618 In order to reduce the size payloads take up in the ROM chip
619 coreboot can compress them using the LZMA algorithm.
620
Myles Watson04000f42009-10-16 19:12:49 +0000621config COMPRESSED_PAYLOAD_NRV2B
Peter Stuged7b37b02009-10-17 03:00:04 +0000622 bool
Myles Watson04000f42009-10-16 19:12:49 +0000623 default n
624
Peter Stugea758ca22009-09-17 16:21:31 +0000625endmenu
626
Uwe Hermann168b11b2009-10-07 16:15:40 +0000627menu "Debugging"
628
629# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000630config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000631 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200632 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000633 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000634 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000635 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000636
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200637config GDB_WAIT
638 bool "Wait for a GDB connection"
639 default n
640 depends on GDB_STUB
641 help
642 If enabled, coreboot will wait for a GDB connection.
643
Stefan Reinauerfe422182012-05-02 16:33:18 -0700644config DEBUG_CBFS
645 bool "Output verbose CBFS debug messages"
646 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700647 help
648 This option enables additional CBFS related debug messages.
649
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000650config HAVE_DEBUG_RAM_SETUP
651 def_bool n
652
Uwe Hermann01ce6012010-03-05 10:03:50 +0000653config DEBUG_RAM_SETUP
654 bool "Output verbose RAM init debug messages"
655 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000656 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000657 help
658 This option enables additional RAM init related debug messages.
659 It is recommended to enable this when debugging issues on your
660 board which might be RAM init related.
661
662 Note: This option will increase the size of the coreboot image.
663
664 If unsure, say N.
665
Patrick Georgie82618d2010-10-01 14:50:12 +0000666config HAVE_DEBUG_CAR
667 def_bool n
668
Peter Stuge5015f792010-11-10 02:00:32 +0000669config DEBUG_CAR
670 def_bool n
671 depends on HAVE_DEBUG_CAR
672
673if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000674# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
675# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000676config DEBUG_CAR
677 bool "Output verbose Cache-as-RAM debug messages"
678 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000679 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000680 help
681 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000682endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000683
Myles Watson80e914ff2010-06-01 19:25:31 +0000684config DEBUG_PIRQ
685 bool "Check PIRQ table consistency"
686 default n
687 depends on GENERATE_PIRQ_TABLE
688 help
689 If unsure, say N.
690
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000691config HAVE_DEBUG_SMBUS
692 def_bool n
693
Uwe Hermann01ce6012010-03-05 10:03:50 +0000694config DEBUG_SMBUS
695 bool "Output verbose SMBus debug messages"
696 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000697 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000698 help
699 This option enables additional SMBus (and SPD) debug messages.
700
701 Note: This option will increase the size of the coreboot image.
702
703 If unsure, say N.
704
705config DEBUG_SMI
706 bool "Output verbose SMI debug messages"
707 default n
708 depends on HAVE_SMI_HANDLER
709 help
710 This option enables additional SMI related debug messages.
711
712 Note: This option will increase the size of the coreboot image.
713
714 If unsure, say N.
715
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000716config DEBUG_SMM_RELOCATION
717 bool "Debug SMM relocation code"
718 default n
719 depends on HAVE_SMI_HANDLER
720 help
721 This option enables additional SMM handler relocation related
722 debug messages.
723
724 Note: This option will increase the size of the coreboot image.
725
726 If unsure, say N.
727
Uwe Hermanna953f372010-11-10 00:14:32 +0000728# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
729# printk(BIOS_DEBUG, ...) calls.
730config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800731 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
732 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000733 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000734 help
735 This option enables additional malloc related debug messages.
736
737 Note: This option will increase the size of the coreboot image.
738
739 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300740
741# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
742# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300743config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800744 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
745 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300746 default n
747 help
748 This option enables additional ACPI related debug messages.
749
750 Note: This option will slightly increase the size of the coreboot image.
751
752 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300753
Uwe Hermanna953f372010-11-10 00:14:32 +0000754# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
755# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000756config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800757 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
758 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000759 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000760 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000761 help
762 This option enables additional x86emu related debug messages.
763
764 Note: This option will increase the time to emulate a ROM.
765
766 If unsure, say N.
767
Uwe Hermann01ce6012010-03-05 10:03:50 +0000768config X86EMU_DEBUG
769 bool "Output verbose x86emu debug messages"
770 default n
771 depends on PCI_OPTION_ROM_RUN_YABEL
772 help
773 This option enables additional x86emu related debug messages.
774
775 Note: This option will increase the size of the coreboot image.
776
777 If unsure, say N.
778
779config X86EMU_DEBUG_JMP
780 bool "Trace JMP/RETF"
781 default n
782 depends on X86EMU_DEBUG
783 help
784 Print information about JMP and RETF opcodes from x86emu.
785
786 Note: This option will increase the size of the coreboot image.
787
788 If unsure, say N.
789
790config X86EMU_DEBUG_TRACE
791 bool "Trace all opcodes"
792 default n
793 depends on X86EMU_DEBUG
794 help
795 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000796
Uwe Hermann01ce6012010-03-05 10:03:50 +0000797 WARNING: This will produce a LOT of output and take a long time.
798
799 Note: This option will increase the size of the coreboot image.
800
801 If unsure, say N.
802
803config X86EMU_DEBUG_PNP
804 bool "Log Plug&Play accesses"
805 default n
806 depends on X86EMU_DEBUG
807 help
808 Print Plug And Play accesses made by option ROMs.
809
810 Note: This option will increase the size of the coreboot image.
811
812 If unsure, say N.
813
814config X86EMU_DEBUG_DISK
815 bool "Log Disk I/O"
816 default n
817 depends on X86EMU_DEBUG
818 help
819 Print Disk I/O related messages.
820
821 Note: This option will increase the size of the coreboot image.
822
823 If unsure, say N.
824
825config X86EMU_DEBUG_PMM
826 bool "Log PMM"
827 default n
828 depends on X86EMU_DEBUG
829 help
830 Print messages related to POST Memory Manager (PMM).
831
832 Note: This option will increase the size of the coreboot image.
833
834 If unsure, say N.
835
836
837config X86EMU_DEBUG_VBE
838 bool "Debug VESA BIOS Extensions"
839 default n
840 depends on X86EMU_DEBUG
841 help
842 Print messages related to VESA BIOS Extension (VBE) functions.
843
844 Note: This option will increase the size of the coreboot image.
845
846 If unsure, say N.
847
848config X86EMU_DEBUG_INT10
849 bool "Redirect INT10 output to console"
850 default n
851 depends on X86EMU_DEBUG
852 help
853 Let INT10 (i.e. character output) calls print messages to debug output.
854
855 Note: This option will increase the size of the coreboot image.
856
857 If unsure, say N.
858
859config X86EMU_DEBUG_INTERRUPTS
860 bool "Log intXX calls"
861 default n
862 depends on X86EMU_DEBUG
863 help
864 Print messages related to interrupt handling.
865
866 Note: This option will increase the size of the coreboot image.
867
868 If unsure, say N.
869
870config X86EMU_DEBUG_CHECK_VMEM_ACCESS
871 bool "Log special memory accesses"
872 default n
873 depends on X86EMU_DEBUG
874 help
875 Print messages related to accesses to certain areas of the virtual
876 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
877
878 Note: This option will increase the size of the coreboot image.
879
880 If unsure, say N.
881
882config X86EMU_DEBUG_MEM
883 bool "Log all memory accesses"
884 default n
885 depends on X86EMU_DEBUG
886 help
887 Print memory accesses made by option ROM.
888 Note: This also includes accesses to fetch instructions.
889
890 Note: This option will increase the size of the coreboot image.
891
892 If unsure, say N.
893
894config X86EMU_DEBUG_IO
895 bool "Log IO accesses"
896 default n
897 depends on X86EMU_DEBUG
898 help
899 Print I/O accesses made by option ROM.
900
901 Note: This option will increase the size of the coreboot image.
902
903 If unsure, say N.
904
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200905config X86EMU_DEBUG_TIMINGS
906 bool "Output timing information"
907 default n
908 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
909 help
910 Print timing information needed by i915tool.
911
912 If unsure, say N.
913
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800914config DEBUG_TPM
915 bool "Output verbose TPM debug messages"
916 default n
917 depends on TPM
918 help
919 This option enables additional TPM related debug messages.
920
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700921config DEBUG_SPI_FLASH
922 bool "Output verbose SPI flash debug messages"
923 default n
924 depends on SPI_FLASH
925 help
926 This option enables additional SPI flash related debug messages.
927
Stefan Reinauer8e073822012-04-04 00:07:22 +0200928if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
929# Only visible with the right southbridge and loglevel.
930config DEBUG_INTEL_ME
931 bool "Verbose logging for Intel Management Engine"
932 default n
933 help
934 Enable verbose logging for Intel Management Engine driver that
935 is present on Intel 6-series chipsets.
936endif
937
Rudolf Marek7f0e9302011-09-02 23:23:41 +0200938config TRACE
939 bool "Trace function calls"
940 default n
941 help
942 If enabled, every function will print information to console once
943 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
944 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
945 of calling function. Please note some printk releated functions
946 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800947
948config DEBUG_COVERAGE
949 bool "Debug code coverage"
950 default n
951 depends on COVERAGE
952 help
953 If enabled, the code coverage hooks in coreboot will output some
954 information about the coverage data that is dumped.
955
Uwe Hermann168b11b2009-10-07 16:15:40 +0000956endmenu
957
Myles Watsond73c1b52009-10-26 15:14:07 +0000958# These probably belong somewhere else, but they are needed somewhere.
Jonathan Kollasche5b75072010-10-07 23:02:06 +0000959config RAMINIT_SYSINFO
960 bool
961 default n
962
Myles Watsond73c1b52009-10-26 15:14:07 +0000963config ENABLE_APIC_EXT_ID
964 bool
965 default n
Myles Watson2e672732009-11-12 16:38:03 +0000966
967config WARNINGS_ARE_ERRORS
968 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +0000969 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +0000970
Peter Stuge51eafde2010-10-13 06:23:02 +0000971# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
972# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
973# mutually exclusive. One of these options must be selected in the
974# mainboard Kconfig if the chipset supports enabling and disabling of
975# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
976# in mainboard/Kconfig to know if the button should be enabled or not.
977
978config POWER_BUTTON_DEFAULT_ENABLE
979 def_bool n
980 help
981 Select when the board has a power button which can optionally be
982 disabled by the user.
983
984config POWER_BUTTON_DEFAULT_DISABLE
985 def_bool n
986 help
987 Select when the board has a power button which can optionally be
988 enabled by the user, e.g. when the board ships with a jumper over
989 the power switch contacts.
990
991config POWER_BUTTON_FORCE_ENABLE
992 def_bool n
993 help
994 Select when the board requires that the power button is always
995 enabled.
996
997config POWER_BUTTON_FORCE_DISABLE
998 def_bool n
999 help
1000 Select when the board requires that the power button is always
1001 disabled, e.g. when it has been hardwired to ground.
1002
1003config POWER_BUTTON_IS_OPTIONAL
1004 bool
1005 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1006 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1007 help
1008 Internal option that controls ENABLE_POWER_BUTTON visibility.
1009
Stefan Reinauerb89a7612012-03-30 01:01:51 +02001010source src/vendorcode/Kconfig