blob: 7846f9eeae4007da11be30a94e2e1dcdf8ecbf73 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
56
57config COMPILER_GCC
58 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 help
60 Use the GNU Compiler Collection (GCC) to build coreboot.
61
62 For details see http://gcc.gnu.org.
63
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064config COMPILER_LLVM_CLANG
65 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020066 help
67 Use LLVM/clang to build coreboot.
68
69 For details see http://clang.llvm.org.
70
Patrick Georgi23d89cc2010-03-16 01:17:19 +000071endchoice
72
Patrick Georgi9b0de712013-12-29 18:45:23 +010073config ANY_TOOLCHAIN
74 bool "Allow building with any toolchain"
75 default n
76 depends on COMPILER_GCC
77 help
78 Many toolchains break when building coreboot since it uses quite
79 unusual linker features. Unless developers explicitely request it,
80 we'll have to assume that they use their distro compiler by mistake.
81 Make sure that using patched compilers is a conscious decision.
82
Patrick Georgi516a2a72010-03-25 21:45:25 +000083config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000085 default n
86 help
87 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020088
89 Requires the ccache utility in your system $PATH.
90
91 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000092
Stefan Reinauer9bf78102010-08-09 13:28:18 +000093config SCONFIG_GENPARSER
94 bool "Generate SCONFIG parser using flex and bison"
95 default n
96 depends on EXPERT
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Enable this option if you are working on the sconfig device tree
99 parser and made changes to sconfig.l and sconfig.y.
100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101 Otherwise, say N.
102
Joe Korty6d772522010-05-19 18:41:15 +0000103config USE_OPTION_TABLE
104 bool "Use CMOS for configuration values"
105 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000106 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000107 help
108 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200109 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000110
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000111config COMPRESS_RAMSTAGE
112 bool "Compress ramstage with LZMA"
113 default y
114 help
115 Compress ramstage to save memory in the flash image. Note
116 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000118
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200119config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200121 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200122 help
123 Include the .config file that was used to compile coreboot
124 in the (CBFS) ROM image. This is useful if you want to know which
125 options were used to build a specific coreboot.rom image.
126
127 Saying Y here will increase the image size by 2-3kB.
128
129 You can use the following command to easily list the options:
130
131 grep -a CONFIG_ coreboot.rom
132
133 Alternatively, you can also use cbfstool to print the image
134 contents (including the raw 'config' item we're looking for).
135
136 Example:
137
138 $ cbfstool coreboot.rom print
139 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
140 offset 0x0
141 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600142
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200143 Name Offset Type Size
144 cmos_layout.bin 0x0 cmos layout 1159
145 fallback/romstage 0x4c0 stage 339756
Furquan Shaikh20f25dd2014-04-22 10:41:05 -0700146 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200147 fallback/payload 0x80dc0 payload 51526
148 config 0x8d740 raw 3324
149 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200150
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300151config EARLY_CBMEM_INIT
152 bool
153 default n
154 help
155 Make coreboot initialize the CBMEM structures while running in ROM
156 stage. This is useful when the ROM stage wants to communicate
157 some, for instance, execution timestamps. It needs support in
158 romstage.c and should be enabled by the board's Kconfig.
159
Kyösti Mälkkideb2cb22014-03-28 23:46:45 +0200160config BROKEN_CAR_MIGRATE
161 bool
162 default y if !EARLY_CBMEM_INIT && HAVE_ACPI_RESUME
163 default n
164 help
165 Many boards use CAR_GLOBAL but have no EARLY_CBMEM_INIT and
166 manage CAR migration on S3 resume path only. Couple boards use
167 CAR_GLOBAL and never do CAR migration.
168
Aaron Durbindf3a1092013-03-13 12:41:44 -0500169config DYNAMIC_CBMEM
170 bool "The CBMEM space is dynamically grown."
171 default n
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300172 select EARLY_CBMEM_INIT
Aaron Durbindf3a1092013-03-13 12:41:44 -0500173 help
174 Instead of reserving a static amount of CBMEM space the CBMEM
175 area grows dynamically. CBMEM can be used both in romstage (after
176 memory initialization) and ramstage.
177
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700178config COLLECT_TIMESTAMPS
179 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300180 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200182 Make coreboot create a table of timer-ID/timer-value pairs to
183 allow measuring time spent at different phases of the boot process.
184
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200185config USE_BLOBS
186 bool "Allow use of binary-only repository"
187 default n
188 help
189 This draws in the blobs repository, which contains binary files that
190 might be required for some chipsets or boards.
191 This flag ensures that a "Free" option remains available for users.
192
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800193config COVERAGE
194 bool "Code coverage support"
195 depends on COMPILER_GCC
196 default n
197 help
198 Add code coverage support for coreboot. This will store code
199 coverage information in CBMEM for extraction from user space.
200 If unsure, say N.
201
Uwe Hermannc04be932009-10-05 13:55:28 +0000202endmenu
203
Patrick Georgi0588d192009-08-12 15:00:51 +0000204source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000205
206# This option is used to set the architecture of a mainboard to X86.
207# It is usually set in mainboard/*/Kconfig.
208config ARCH_X86
209 bool
210 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800211 select PCI
212
David Hendricks5367e472012-11-28 20:16:28 -0800213config ARCH_ARMV7
214 bool
215 default n
216
Stefan Reinauer8677a232010-12-11 20:33:41 +0000217source src/arch/x86/Kconfig
David Hendricks5367e472012-11-28 20:16:28 -0800218source src/arch/armv7/Kconfig
Gabe Black545c0ca2013-07-07 14:04:26 -0700219
Peter Stuge4d77ed92014-02-07 03:58:24 +0100220source src/vendorcode/Kconfig
221
Furquan Shaikha3b06c92014-05-06 18:00:19 -0700222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
239config UPDATE_IMAGE
240 bool "Update existing coreboot.rom image"
241 default n
242 help
243 If this option is enabled, no new coreboot.rom file
244 is created. Instead it is expected that there already
245 is a suitable file for further processing.
246 The bootblock will not be modified.
247
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000248menu "Chipset"
249
250comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000251source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000252comment "Northbridge"
253source src/northbridge/Kconfig
254comment "Southbridge"
255source src/southbridge/Kconfig
256comment "Super I/O"
257source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000258comment "Embedded Controllers"
259source src/ec/Kconfig
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500260comment "SoC"
261source src/soc/Kconfig
Martin Rotha6427162014-04-25 14:12:13 -0600262source src/drivers/intel/fsp/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000263
264endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000265
Stefan Reinauer8d711552012-11-30 12:34:04 -0800266source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800267
Rudolf Marekd9c25492010-05-16 15:31:53 +0000268menu "Generic Drivers"
269source src/drivers/Kconfig
270endmenu
271
Patrick Georgi0588d192009-08-12 15:00:51 +0000272config HEAP_SIZE
273 hex
Myles Watson04000f42009-10-16 19:12:49 +0000274 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000275
Patrick Georgi0588d192009-08-12 15:00:51 +0000276config MAX_CPUS
277 int
278 default 1
279
280config MMCONF_SUPPORT_DEFAULT
281 bool
282 default n
283
284config MMCONF_SUPPORT
285 bool
286 default n
287
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200288config BOOTMODE_STRAPS
289 bool
290 default n
291
Patrick Georgi0588d192009-08-12 15:00:51 +0000292source src/console/Kconfig
293
294config HAVE_ACPI_RESUME
295 bool
296 default n
297
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000298config HAVE_ACPI_SLIC
299 bool
300 default n
301
Patrick Georgi0588d192009-08-12 15:00:51 +0000302config ACPI_SSDTX_NUM
303 int
304 default 0
305
Patrick Georgi0588d192009-08-12 15:00:51 +0000306config HAVE_HARD_RESET
307 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000308 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000309 help
310 This variable specifies whether a given board has a hard_reset
311 function, no matter if it's provided by board code or chipset code.
312
Aaron Durbina4217912013-04-29 22:31:51 -0500313config HAVE_MONOTONIC_TIMER
314 def_bool n
315 help
316 The board/chipset provides a monotonic timer.
317
Aaron Durbin340ca912013-04-30 09:58:12 -0500318config TIMER_QUEUE
319 def_bool n
320 depends on HAVE_MONOTONIC_TIMER
321 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300322 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500323
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500324config COOP_MULTITASKING
325 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500326 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500327 help
328 Cooperative multitasking allows callbacks to be multiplexed on the
329 main thread of ramstage. With this enabled it allows for multiple
330 execution paths to take place when they have udelay() calls within
331 their code.
332
333config NUM_THREADS
334 int
335 default 4
336 depends on COOP_MULTITASKING
337 help
338 How many execution threads to cooperatively multitask with.
339
Patrick Georgi0588d192009-08-12 15:00:51 +0000340config HAVE_OPTION_TABLE
341 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000342 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000343 help
344 This variable specifies whether a given board has a cmos.layout
345 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000346 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000347
Patrick Georgi0588d192009-08-12 15:00:51 +0000348config PIRQ_ROUTE
349 bool
350 default n
351
352config HAVE_SMI_HANDLER
353 bool
354 default n
355
356config PCI_IO_CFG_EXT
357 bool
358 default n
359
360config IOAPIC
361 bool
362 default n
363
Stefan Reinauer5b635792012-08-16 14:05:42 -0700364config CBFS_SIZE
365 hex
366 default ROM_SIZE
367
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200368config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700369 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200370 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700371
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000372# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000373config VIDEO_MB
374 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000375 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000376
Myles Watson45bb25f2009-09-22 18:49:08 +0000377config USE_WATCHDOG_ON_BOOT
378 bool
379 default n
380
381config VGA
382 bool
383 default n
384 help
385 Build board-specific VGA code.
386
387config GFXUMA
388 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000389 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000390 help
391 Enable Unified Memory Architecture for graphics.
392
Aaron Durbinad935522012-12-24 14:28:37 -0600393config RELOCATABLE_MODULES
394 bool "Relocatable Modules"
395 default n
396 help
397 If RELOCATABLE_MODULES is selected then support is enabled for
398 building relocatable modules in the ram stage. Those modules can be
399 loaded anywhere and all the relocations are handled automatically.
400
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600401config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600402 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600403 bool "Build the ramstage to be relocatable in 32-bit address space."
404 default n
405 help
406 The reloctable ramstage support allows for the ramstage to be built
407 as a relocatable module. The stage loader can identify a place
408 out of the OS way so that copying memory is unnecessary during an S3
409 wake. When selecting this option the romstage is responsible for
410 determing a stack location to use for loading the ramstage.
411
Aaron Durbin75e29742013-10-10 20:37:04 -0500412config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
413 depends on RELOCATABLE_RAMSTAGE
414 bool "Cache the relocated ramstage outside of cbmem."
415 default n
416 help
417 The relocated ramstage is saved in an area specified by the
418 by the board and/or chipset.
419
Aaron Durbin6ac34052013-10-24 08:55:51 -0500420config HAVE_REFCODE_BLOB
421 depends on ARCH_X86
422 bool "An external reference code blob should be put into cbfs."
423 default n
424 help
425 The reference code blob will be placed into cbfs.
426
427if HAVE_REFCODE_BLOB
428
429config REFCODE_BLOB_FILE
430 string "Path and filename to reference code blob."
431 default "refcode.elf"
432 help
433 The path and filename to the file to be added to cbfs.
434
435endif # HAVE_REFCODE_BLOB
436
Myles Watsonb8e20272009-10-15 13:35:47 +0000437config HAVE_ACPI_TABLES
438 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000439 help
440 This variable specifies whether a given board has ACPI table support.
441 It is usually set in mainboard/*/Kconfig.
442 Whether or not the ACPI tables are actually generated by coreboot
443 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000444
445config HAVE_MP_TABLE
446 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000447 help
448 This variable specifies whether a given board has MP table support.
449 It is usually set in mainboard/*/Kconfig.
450 Whether or not the MP table is actually generated by coreboot
451 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000452
453config HAVE_PIRQ_TABLE
454 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000455 help
456 This variable specifies whether a given board has PIRQ table support.
457 It is usually set in mainboard/*/Kconfig.
458 Whether or not the PIRQ table is actually generated by coreboot
459 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000460
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500461config MAX_PIRQ_LINKS
462 int
463 default 4
464 help
465 This variable specifies the number of PIRQ interrupt links which are
466 routable. On most chipsets, this is 4, INTA through INTD. Some
467 chipsets offer more than four links, commonly up to INTH. They may
468 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
469 table specifies links greater than 4, pirq_route_irqs will not
470 function properly, unless this variable is correctly set.
471
Myles Watsond73c1b52009-10-26 15:14:07 +0000472#These Options are here to avoid "undefined" warnings.
473#The actual selection and help texts are in the following menu.
474
Uwe Hermann168b11b2009-10-07 16:15:40 +0000475menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000476
Myles Watsonb8e20272009-10-15 13:35:47 +0000477config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800478 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
479 bool
480 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000481 help
482 Generate ACPI tables for this board.
483
484 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000485
Myles Watsonb8e20272009-10-15 13:35:47 +0000486config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800487 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
488 bool
489 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000490 help
491 Generate an MP table (conforming to the Intel MultiProcessor
492 specification 1.4) for this board.
493
494 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000495
Myles Watsonb8e20272009-10-15 13:35:47 +0000496config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800497 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
498 bool
499 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000500 help
501 Generate a PIRQ table for this board.
502
503 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000504
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200505config GENERATE_SMBIOS_TABLES
506 depends on ARCH_X86
507 bool "Generate SMBIOS tables"
508 default y
509 help
510 Generate SMBIOS tables for this board.
511
512 If unsure, say Y.
513
Myles Watson45bb25f2009-09-22 18:49:08 +0000514endmenu
515
Patrick Georgi0588d192009-08-12 15:00:51 +0000516menu "Payload"
517
Patrick Georgi0588d192009-08-12 15:00:51 +0000518choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000519 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000520 default PAYLOAD_NONE if !ARCH_X86
521 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000522
Uwe Hermann168b11b2009-10-07 16:15:40 +0000523config PAYLOAD_NONE
524 bool "None"
525 help
526 Select this option if you want to create an "empty" coreboot
527 ROM image for a certain mainboard, i.e. a coreboot ROM image
528 which does not yet contain a payload.
529
530 For such an image to be useful, you have to use 'cbfstool'
531 to add a payload to the ROM image later.
532
Patrick Georgi0588d192009-08-12 15:00:51 +0000533config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000534 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000535 help
536 Select this option if you have a payload image (an ELF file)
537 which coreboot should run as soon as the basic hardware
538 initialization is completed.
539
540 You will be able to specify the location and file name of the
541 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000542
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200543config PAYLOAD_LINUX
544 bool "A Linux payload"
545 help
546 Select this option if you have a Linux bzImage which coreboot
547 should run as soon as the basic hardware initialization
548 is completed.
549
550 You will be able to specify the location and file name of the
551 payload image later.
552
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000553config PAYLOAD_SEABIOS
554 bool "SeaBIOS"
555 depends on ARCH_X86
556 help
557 Select this option if you want to build a coreboot image
558 with a SeaBIOS payload. If you don't know what this is
559 about, just leave it enabled.
560
561 See http://coreboot.org/Payloads for more information.
562
Stefan Reinauere50952f2011-04-15 03:34:05 +0000563config PAYLOAD_FILO
564 bool "FILO"
565 help
566 Select this option if you want to build a coreboot image
567 with a FILO payload. If you don't know what this is
568 about, just leave it enabled.
569
570 See http://coreboot.org/Payloads for more information.
571
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100572config PAYLOAD_GRUB2
573 bool "GRUB2"
574 help
575 Select this option if you want to build a coreboot image
576 with a GRUB2 payload. If you don't know what this is
577 about, just leave it enabled.
578
579 See http://coreboot.org/Payloads for more information.
580
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800581config PAYLOAD_TIANOCORE
582 bool "Tiano Core"
583 help
584 Select this option if you want to build a coreboot image
585 with a Tiano Core payload. If you don't know what this is
586 about, just leave it enabled.
587
588 See http://coreboot.org/Payloads for more information.
589
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000590endchoice
591
592choice
593 prompt "SeaBIOS version"
594 default SEABIOS_STABLE
595 depends on PAYLOAD_SEABIOS
596
597config SEABIOS_STABLE
Paul Menzel18600aa2014-02-02 11:23:26 +0100598 bool "1.7.4"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000599 help
600 Stable SeaBIOS version
601config SEABIOS_MASTER
602 bool "master"
603 help
604 Newest SeaBIOS version
Patrick Georgi0588d192009-08-12 15:00:51 +0000605endchoice
606
Peter Stugef0408582013-07-09 19:43:09 +0200607config SEABIOS_PS2_TIMEOUT
608 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200609 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200610 depends on EXPERT
611 int
612 help
613 Some PS/2 keyboard controllers don't respond to commands immediately
614 after powering on. This specifies how long SeaBIOS will wait for the
615 keyboard controller to become ready before giving up.
616
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000617config SEABIOS_THREAD_OPTIONROMS
618 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
619 default n
620 bool
621 help
622 Allow hardware init to run in parallel with optionrom execution.
623
624 This can reduce boot time, but can cause some timing
625 variations during option ROM code execution. It is not
626 known if all option ROMs will behave properly with this option.
627
Stefan Reinauere50952f2011-04-15 03:34:05 +0000628choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100629 prompt "GRUB2 version"
630 default GRUB2_MASTER
631 depends on PAYLOAD_GRUB2
632
633config GRUB2_MASTER
634 bool "HEAD"
635 help
636 Newest GRUB2 version
637endchoice
638
639choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000640 prompt "FILO version"
641 default FILO_STABLE
642 depends on PAYLOAD_FILO
643
644config FILO_STABLE
645 bool "0.6.0"
646 help
647 Stable FILO version
648config FILO_MASTER
649 bool "HEAD"
650 help
651 Newest FILO version
652endchoice
653
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000654config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000655 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000656 depends on PAYLOAD_ELF
657 default "payload.elf"
658 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000659 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000660
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000661config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200662 string "Linux path and filename"
663 depends on PAYLOAD_LINUX
664 default "bzImage"
665 help
666 The path and filename of the bzImage kernel to use as payload.
667
668config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000669 depends on PAYLOAD_SEABIOS
Stefan Reinaueraff6dc22012-01-21 10:34:22 -0800670 default "$(obj)/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000671
Stefan Reinauere50952f2011-04-15 03:34:05 +0000672config PAYLOAD_FILE
673 depends on PAYLOAD_FILO
674 default "payloads/external/FILO/filo/build/filo.elf"
675
Stefan Reinauer275fb632013-02-05 13:58:29 -0800676config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100677 depends on PAYLOAD_GRUB2
678 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
679
680config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800681 string "Tianocore firmware volume"
682 depends on PAYLOAD_TIANOCORE
683 default "COREBOOT.fd"
684 help
685 The result of a corebootPkg build
686
Uwe Hermann168b11b2009-10-07 16:15:40 +0000687# TODO: Defined if no payload? Breaks build?
688config COMPRESSED_PAYLOAD_LZMA
689 bool "Use LZMA compression for payloads"
690 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100691 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000692 help
693 In order to reduce the size payloads take up in the ROM chip
694 coreboot can compress them using the LZMA algorithm.
695
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200696config LINUX_COMMAND_LINE
697 string "Linux command line"
698 depends on PAYLOAD_LINUX
699 default ""
700 help
701 A command line to add to the Linux kernel.
702
703config LINUX_INITRD
704 string "Linux initrd"
705 depends on PAYLOAD_LINUX
706 default ""
707 help
708 An initrd image to add to the Linux kernel.
709
Peter Stugea758ca22009-09-17 16:21:31 +0000710endmenu
711
Uwe Hermann168b11b2009-10-07 16:15:40 +0000712menu "Debugging"
713
714# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000715config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000716 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200717 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000718 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000719 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000720 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000721
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200722config GDB_WAIT
723 bool "Wait for a GDB connection"
724 default n
725 depends on GDB_STUB
726 help
727 If enabled, coreboot will wait for a GDB connection.
728
Stefan Reinauerfe422182012-05-02 16:33:18 -0700729config DEBUG_CBFS
730 bool "Output verbose CBFS debug messages"
731 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700732 help
733 This option enables additional CBFS related debug messages.
734
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000735config HAVE_DEBUG_RAM_SETUP
736 def_bool n
737
Uwe Hermann01ce6012010-03-05 10:03:50 +0000738config DEBUG_RAM_SETUP
739 bool "Output verbose RAM init debug messages"
740 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000741 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000742 help
743 This option enables additional RAM init related debug messages.
744 It is recommended to enable this when debugging issues on your
745 board which might be RAM init related.
746
747 Note: This option will increase the size of the coreboot image.
748
749 If unsure, say N.
750
Patrick Georgie82618d2010-10-01 14:50:12 +0000751config HAVE_DEBUG_CAR
752 def_bool n
753
Peter Stuge5015f792010-11-10 02:00:32 +0000754config DEBUG_CAR
755 def_bool n
756 depends on HAVE_DEBUG_CAR
757
758if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000759# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
760# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000761config DEBUG_CAR
762 bool "Output verbose Cache-as-RAM debug messages"
763 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000764 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000765 help
766 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000767endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000768
Myles Watson80e914ff2010-06-01 19:25:31 +0000769config DEBUG_PIRQ
770 bool "Check PIRQ table consistency"
771 default n
772 depends on GENERATE_PIRQ_TABLE
773 help
774 If unsure, say N.
775
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000776config HAVE_DEBUG_SMBUS
777 def_bool n
778
Uwe Hermann01ce6012010-03-05 10:03:50 +0000779config DEBUG_SMBUS
780 bool "Output verbose SMBus debug messages"
781 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000782 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000783 help
784 This option enables additional SMBus (and SPD) debug messages.
785
786 Note: This option will increase the size of the coreboot image.
787
788 If unsure, say N.
789
790config DEBUG_SMI
791 bool "Output verbose SMI debug messages"
792 default n
793 depends on HAVE_SMI_HANDLER
794 help
795 This option enables additional SMI related debug messages.
796
797 Note: This option will increase the size of the coreboot image.
798
799 If unsure, say N.
800
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000801config DEBUG_SMM_RELOCATION
802 bool "Debug SMM relocation code"
803 default n
804 depends on HAVE_SMI_HANDLER
805 help
806 This option enables additional SMM handler relocation related
807 debug messages.
808
809 Note: This option will increase the size of the coreboot image.
810
811 If unsure, say N.
812
Uwe Hermanna953f372010-11-10 00:14:32 +0000813# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
814# printk(BIOS_DEBUG, ...) calls.
815config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800816 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
817 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000818 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000819 help
820 This option enables additional malloc related debug messages.
821
822 Note: This option will increase the size of the coreboot image.
823
824 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300825
826# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
827# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300828config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800829 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
830 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300831 default n
832 help
833 This option enables additional ACPI related debug messages.
834
835 Note: This option will slightly increase the size of the coreboot image.
836
837 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300838
Uwe Hermanna953f372010-11-10 00:14:32 +0000839# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
840# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000841config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800842 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
843 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000844 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000845 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000846 help
847 This option enables additional x86emu related debug messages.
848
849 Note: This option will increase the time to emulate a ROM.
850
851 If unsure, say N.
852
Uwe Hermann01ce6012010-03-05 10:03:50 +0000853config X86EMU_DEBUG
854 bool "Output verbose x86emu debug messages"
855 default n
856 depends on PCI_OPTION_ROM_RUN_YABEL
857 help
858 This option enables additional x86emu related debug messages.
859
860 Note: This option will increase the size of the coreboot image.
861
862 If unsure, say N.
863
864config X86EMU_DEBUG_JMP
865 bool "Trace JMP/RETF"
866 default n
867 depends on X86EMU_DEBUG
868 help
869 Print information about JMP and RETF opcodes from x86emu.
870
871 Note: This option will increase the size of the coreboot image.
872
873 If unsure, say N.
874
875config X86EMU_DEBUG_TRACE
876 bool "Trace all opcodes"
877 default n
878 depends on X86EMU_DEBUG
879 help
880 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000881
Uwe Hermann01ce6012010-03-05 10:03:50 +0000882 WARNING: This will produce a LOT of output and take a long time.
883
884 Note: This option will increase the size of the coreboot image.
885
886 If unsure, say N.
887
888config X86EMU_DEBUG_PNP
889 bool "Log Plug&Play accesses"
890 default n
891 depends on X86EMU_DEBUG
892 help
893 Print Plug And Play accesses made by option ROMs.
894
895 Note: This option will increase the size of the coreboot image.
896
897 If unsure, say N.
898
899config X86EMU_DEBUG_DISK
900 bool "Log Disk I/O"
901 default n
902 depends on X86EMU_DEBUG
903 help
904 Print Disk I/O related messages.
905
906 Note: This option will increase the size of the coreboot image.
907
908 If unsure, say N.
909
910config X86EMU_DEBUG_PMM
911 bool "Log PMM"
912 default n
913 depends on X86EMU_DEBUG
914 help
915 Print messages related to POST Memory Manager (PMM).
916
917 Note: This option will increase the size of the coreboot image.
918
919 If unsure, say N.
920
921
922config X86EMU_DEBUG_VBE
923 bool "Debug VESA BIOS Extensions"
924 default n
925 depends on X86EMU_DEBUG
926 help
927 Print messages related to VESA BIOS Extension (VBE) functions.
928
929 Note: This option will increase the size of the coreboot image.
930
931 If unsure, say N.
932
933config X86EMU_DEBUG_INT10
934 bool "Redirect INT10 output to console"
935 default n
936 depends on X86EMU_DEBUG
937 help
938 Let INT10 (i.e. character output) calls print messages to debug output.
939
940 Note: This option will increase the size of the coreboot image.
941
942 If unsure, say N.
943
944config X86EMU_DEBUG_INTERRUPTS
945 bool "Log intXX calls"
946 default n
947 depends on X86EMU_DEBUG
948 help
949 Print messages related to interrupt handling.
950
951 Note: This option will increase the size of the coreboot image.
952
953 If unsure, say N.
954
955config X86EMU_DEBUG_CHECK_VMEM_ACCESS
956 bool "Log special memory accesses"
957 default n
958 depends on X86EMU_DEBUG
959 help
960 Print messages related to accesses to certain areas of the virtual
961 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
962
963 Note: This option will increase the size of the coreboot image.
964
965 If unsure, say N.
966
967config X86EMU_DEBUG_MEM
968 bool "Log all memory accesses"
969 default n
970 depends on X86EMU_DEBUG
971 help
972 Print memory accesses made by option ROM.
973 Note: This also includes accesses to fetch instructions.
974
975 Note: This option will increase the size of the coreboot image.
976
977 If unsure, say N.
978
979config X86EMU_DEBUG_IO
980 bool "Log IO accesses"
981 default n
982 depends on X86EMU_DEBUG
983 help
984 Print I/O accesses made by option ROM.
985
986 Note: This option will increase the size of the coreboot image.
987
988 If unsure, say N.
989
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200990config X86EMU_DEBUG_TIMINGS
991 bool "Output timing information"
992 default n
993 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
994 help
995 Print timing information needed by i915tool.
996
997 If unsure, say N.
998
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800999config DEBUG_TPM
1000 bool "Output verbose TPM debug messages"
1001 default n
1002 depends on TPM
1003 help
1004 This option enables additional TPM related debug messages.
1005
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001006config DEBUG_SPI_FLASH
1007 bool "Output verbose SPI flash debug messages"
1008 default n
1009 depends on SPI_FLASH
1010 help
1011 This option enables additional SPI flash related debug messages.
1012
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001013config DEBUG_USBDEBUG
1014 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1015 default n
1016 depends on USBDEBUG
1017 help
1018 This option enables additional USB 2.0 debug dongle related messages.
1019
1020 Select this to debug the connection of usbdebug dongle. Note that
1021 you need some other working console to receive the messages.
1022
Stefan Reinauer8e073822012-04-04 00:07:22 +02001023if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1024# Only visible with the right southbridge and loglevel.
1025config DEBUG_INTEL_ME
1026 bool "Verbose logging for Intel Management Engine"
1027 default n
1028 help
1029 Enable verbose logging for Intel Management Engine driver that
1030 is present on Intel 6-series chipsets.
1031endif
1032
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001033config TRACE
1034 bool "Trace function calls"
1035 default n
1036 help
1037 If enabled, every function will print information to console once
1038 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1039 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1040 of calling function. Please note some printk releated functions
1041 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001042
1043config DEBUG_COVERAGE
1044 bool "Debug code coverage"
1045 default n
1046 depends on COVERAGE
1047 help
1048 If enabled, the code coverage hooks in coreboot will output some
1049 information about the coverage data that is dumped.
1050
Uwe Hermann168b11b2009-10-07 16:15:40 +00001051endmenu
1052
Myles Watsond73c1b52009-10-26 15:14:07 +00001053# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001054config ENABLE_APIC_EXT_ID
1055 bool
1056 default n
Myles Watson2e672732009-11-12 16:38:03 +00001057
1058config WARNINGS_ARE_ERRORS
1059 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +00001060 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001061
Peter Stuge51eafde2010-10-13 06:23:02 +00001062# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1063# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1064# mutually exclusive. One of these options must be selected in the
1065# mainboard Kconfig if the chipset supports enabling and disabling of
1066# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1067# in mainboard/Kconfig to know if the button should be enabled or not.
1068
1069config POWER_BUTTON_DEFAULT_ENABLE
1070 def_bool n
1071 help
1072 Select when the board has a power button which can optionally be
1073 disabled by the user.
1074
1075config POWER_BUTTON_DEFAULT_DISABLE
1076 def_bool n
1077 help
1078 Select when the board has a power button which can optionally be
1079 enabled by the user, e.g. when the board ships with a jumper over
1080 the power switch contacts.
1081
1082config POWER_BUTTON_FORCE_ENABLE
1083 def_bool n
1084 help
1085 Select when the board requires that the power button is always
1086 enabled.
1087
1088config POWER_BUTTON_FORCE_DISABLE
1089 def_bool n
1090 help
1091 Select when the board requires that the power button is always
1092 disabled, e.g. when it has been hardwired to ground.
1093
1094config POWER_BUTTON_IS_OPTIONAL
1095 bool
1096 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1097 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1098 help
1099 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001100
1101config REG_SCRIPT
1102 bool
1103 default y if ARCH_X86
1104 default n
1105 help
1106 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001107
1108# Maximum reboot count
1109# TODO: Improve description.
1110config MAX_REBOOT_CNT
1111 int
1112 default 3