blob: f2f02b3eabb71c6879a4ad0da261ccd25d4091d0 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer8e073822012-04-04 00:07:22 +02002
3#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
4#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbin340898f2016-07-13 23:22:28 -05007
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07008/* PCH types */
9#define PCH_TYPE_CPT 0x1c /* CougarPoint */
10#define PCH_TYPE_PPT 0x1e /* IvyBridge */
11
Stefan Reinauer8e073822012-04-04 00:07:22 +020012/* PCH stepping values for LPC device */
13#define PCH_STEP_A0 0
14#define PCH_STEP_A1 1
15#define PCH_STEP_B0 2
16#define PCH_STEP_B1 3
17#define PCH_STEP_B2 4
18#define PCH_STEP_B3 5
19
Stefan Reinauer8e073822012-04-04 00:07:22 +020020#define SMBUS_SLAVE_ADDR 0x24
21/* TODO Make sure these don't get changed by stage2 */
22#define DEFAULT_GPIOBASE 0x0480
23#define DEFAULT_PMBASE 0x0500
24
Elyes Haouas35c3ae3b2022-10-27 12:25:12 +020025#include <southbridge/intel/common/rcba.h> /* IWYU pragma: export */
Arthur Heymans58a89532018-06-12 22:58:19 +020026
Julius Wernercd49cce2019-03-05 16:53:33 -080027#if CONFIG(SOUTHBRIDGE_INTEL_BD82X6X)
Aaron Durbinb0f81512016-07-25 21:31:41 -050028#define CROS_GPIO_DEVICE_NAME "CougarPoint"
Julius Wernercd49cce2019-03-05 16:53:33 -080029#elif CONFIG(SOUTHBRIDGE_INTEL_C216)
Aaron Durbinb0f81512016-07-25 21:31:41 -050030#define CROS_GPIO_DEVICE_NAME "PantherPoint"
31#endif
32
Stefan Reinauer8e073822012-04-04 00:07:22 +020033#ifndef __ACPI__
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030034
Stefan Reinauer8e073822012-04-04 00:07:22 +020035int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070036int pch_silicon_type(void);
Angel Ponsb4492392021-01-06 01:56:14 +010037int pch_silicon_supported(int type, int rev);
Patrick Rudolphb95ef282023-11-04 11:08:25 +010038bool pch_is_mobile(void);
Stefan Reinauer8e073822012-04-04 00:07:22 +020039void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030040
Stefan Reinauer8e073822012-04-04 00:07:22 +020041void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030042
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020043void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020044void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010045void southbridge_rcba_config(void);
Arthur Heymans9c538342019-11-12 16:42:33 +010046/* Optional mainboard hook to do additional configuration
47 on the RCBA config space. It is called after the raminit. */
48void mainboard_late_rcba_config(void);
Arthur Heymans2b28a162019-11-12 17:21:08 +010049/* Optional mainboard hook to do additional LPC configuration
50 or to override what is set up by default. */
51void mainboard_pch_lpc_setup(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020052void early_pch_init_native(void);
Patrick Rudolph45d4b172019-03-24 12:27:31 +010053void early_pch_init(void);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010054void early_pch_init_native_dmi_pre(void);
55void early_pch_init_native_dmi_post(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020056
57struct southbridge_usb_port
58{
59 int enabled;
60 int current;
61 int oc_pin;
62};
63
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030064void pch_enable(struct device *dev);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020065extern const struct southbridge_usb_port mainboard_usb_ports[14];
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020066
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030067void early_usb_init(const struct southbridge_usb_port *portmap);
Stefan Reinauer8e073822012-04-04 00:07:22 +020068
Stefan Reinauer8e073822012-04-04 00:07:22 +020069/* PCI Configuration Space (D30:F0): PCI2PCI */
70#define PSTS 0x06
71#define SMLT 0x1b
72#define SECSTS 0x1e
73#define INTR 0x3c
Stefan Reinauer8e073822012-04-04 00:07:22 +020074
75#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
76#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
77#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
Angel Ponsec99cd92021-01-28 14:20:36 +010078#define PCH_THERMAL_DEV PCI_DEV(0, 0x1f, 6)
Nico Huberb2dae792015-10-26 12:34:02 +010079#define PCH_IOAPIC_PCI_BUS 250
80#define PCH_IOAPIC_PCI_SLOT 31
81#define PCH_HPET_PCI_BUS 250
82#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +020083
Patrick Rudolph873178b2023-10-02 07:06:45 +020084/* PCI Configuration Space (D28:F0): PCI2PCI */
85#define PCH_PCIE_DEV_SLOT 28
86#define PCH_PCIE_DEV(_func) PCI_DEV(0, PCH_PCIE_DEV_SLOT, _func)
87
Angel Pons2fa7f072021-01-06 00:48:39 +010088/* PCI Configuration Space (D20:F0): xHCI */
89#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
90
91#define XHCI_PWR_CNTL_STS 0x74
92
93/* xHCI memory base registers */
94#define XHCI_PORTSC_x_USB3(port) (0x4c0 + (port) * 0x10)
95
Stefan Reinauer8e073822012-04-04 00:07:22 +020096/* PCI Configuration Space (D31:F0): LPC */
97#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
98#define SERIRQ_CNTL 0x64
99
100#define GEN_PMCON_1 0xa0
101#define GEN_PMCON_2 0xa2
102#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200103#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200104#define ETR3 0xac
105#define ETR3_CWORWRE (1 << 18)
106#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200107#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200108
109/* GEN_PMCON_3 bits */
110#define RTC_BATTERY_DEAD (1 << 2)
111#define RTC_POWER_FAILED (1 << 1)
112#define SLEEP_AFTER_POWER_FAIL (1 << 0)
113
114#define PMBASE 0x40
115#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200116#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200117#define BIOS_CNTL 0xDC
118#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
119#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200120
Stefan Reinauer8e073822012-04-04 00:07:22 +0200121#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200122#define GPI_DISABLE 0x00
123#define GPI_IS_SMI 0x01
124#define GPI_IS_SCI 0x02
125#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200126
127#define PIRQA_ROUT 0x60
128#define PIRQB_ROUT 0x61
129#define PIRQC_ROUT 0x62
130#define PIRQD_ROUT 0x63
131#define PIRQE_ROUT 0x68
132#define PIRQF_ROUT 0x69
133#define PIRQG_ROUT 0x6A
134#define PIRQH_ROUT 0x6B
135
Nico Huberb2dae792015-10-26 12:34:02 +0100136#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
137#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
138
Stefan Reinauer8e073822012-04-04 00:07:22 +0200139#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
140#define LPC_EN 0x82 /* LPC IF Enables Register */
141#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
142#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
143#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
144#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
145#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
146#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
147#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
148#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
149#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
150#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
151#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
152#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
153#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
154#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Peter Lemenkov9b7ae2f2018-10-09 13:09:07 +0200155#define LGMR 0x98 /* LPC Generic Memory Range */
156#define BIOS_DEC_EN1 0xd8 /* BIOS Decode Enable */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200157
Angel Pons0b3512b2020-08-10 13:02:20 +0200158/* PCI Configuration Space (D31:F2): SATA */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200159#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
160#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200161#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
162#define IDE_DECODE_ENABLE (1 << 15)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200163#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
164
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700165#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
166#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200167#define SATA_SP 0xd0 /* Scratchpad */
168
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700169/* SATA IOBP Registers */
170#define SATA_IOBP_SP0G3IR 0xea000151
171#define SATA_IOBP_SP1G3IR 0xea000051
172
Stefan Reinauer8e073822012-04-04 00:07:22 +0200173/* PCI Configuration Space (D31:F3): SMBus */
174#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
175#define SMB_BASE 0x20
176#define HOSTC 0x40
Stefan Reinauer8e073822012-04-04 00:07:22 +0200177
178/* HOSTC bits */
179#define I2C_EN (1 << 2)
180#define SMB_SMI_EN (1 << 1)
181#define HST_EN (1 << 0)
182
Stefan Reinauer8e073822012-04-04 00:07:22 +0200183/* Southbridge IO BARs */
184
185#define GPIOBASE 0x48
186
187#define PMBASE 0x40
188
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200189#define CIR0 0x0050 /* 32bit */
190#define TCLOCKDN (1u << 31)
Arthur Heymans58a89532018-06-12 22:58:19 +0200191
Arthur Heymans58a89532018-06-12 22:58:19 +0200192#define RPC 0x0400 /* 32bit */
193#define RPFN 0x0404 /* 32bit */
194
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200195#define CIR2 0x900 /* 16bit */
196#define CIR3 0x1100 /* 16bit */
197#define UPDCR 0x1114 /* 32bit */
198
Arthur Heymans58a89532018-06-12 22:58:19 +0200199/* Root Port configuratinon space hide */
200#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
201/* Get the function number assigned to a Root Port */
202#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
203/* Set the function number for a Root Port */
204#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
205/* Root Port function number mask */
206#define RPFN_FNMASK(port) (7 << ((port) * 4))
207
208#define TRSR 0x1e00 /* 8bit */
209#define TRCR 0x1e10 /* 64bit */
210#define TWDR 0x1e18 /* 64bit */
211
212#define IOTR0 0x1e80 /* 64bit */
213#define IOTR1 0x1e88 /* 64bit */
214#define IOTR2 0x1e90 /* 64bit */
215#define IOTR3 0x1e98 /* 64bit */
216
Patrick Rudolphbf743502019-03-25 17:05:20 +0100217#define VCNEGPND 2
218
Arthur Heymans58a89532018-06-12 22:58:19 +0200219#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200220
221#define NOINT 0
222#define INTA 1
223#define INTB 2
224#define INTC 3
225#define INTD 4
226
227#define DIR_IDR 12 /* Interrupt D Pin Offset */
228#define DIR_ICR 8 /* Interrupt C Pin Offset */
229#define DIR_IBR 4 /* Interrupt B Pin Offset */
230#define DIR_IAR 0 /* Interrupt A Pin Offset */
231
232#define PIRQA 0
233#define PIRQB 1
234#define PIRQC 2
235#define PIRQD 3
236#define PIRQE 4
237#define PIRQF 5
238#define PIRQG 6
239#define PIRQH 7
240
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200241/* DMI control */
242#define V0CTL 0x2014 /* 32bit */
243#define V0STS 0x201a /* 16bit */
244#define V1CTL 0x2020 /* 32bit */
245#define V1STS 0x2026 /* 16bit */
246#define CIR31 0x2030 /* 32bit */
247#define CIR32 0x2040 /* 32bit */
248#define CIR1 0x2088 /* 32bit */
249#define REC 0x20ac /* 32bit */
250#define LCAP 0x21a4 /* 32bit */
251#define LCTL 0x21a8 /* 16bit */
252#define LSTS 0x21aa /* 16bit */
253#define DLCTL2 0x21b0 /* 16bit */
254#define DMIC 0x2234 /* 32bit */
255#define CIR30 0x2238 /* 32bit */
256#define CIR5 0x228c /* 32bit */
257#define DMC 0x2304 /* 32bit */
258#define CIR6 0x2314 /* 32bit */
259#define CIR9 0x2320 /* 32bit */
260#define DMC2 0x2324 /* 32bit - name guessed */
261
Stefan Reinauer8e073822012-04-04 00:07:22 +0200262/* IO Buffer Programming */
263#define IOBPIRI 0x2330
264#define IOBPD 0x2334
265#define IOBPS 0x2338
266#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
267#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
268#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
269
Arthur Heymans58a89532018-06-12 22:58:19 +0200270#define D31IP 0x3100 /* 32bit */
271#define D31IP_TTIP 24 /* Thermal Throttle Pin */
272#define D31IP_SIP2 20 /* SATA Pin 2 */
273#define D31IP_SMIP 12 /* SMBUS Pin */
274#define D31IP_SIP 8 /* SATA Pin */
275#define D30IP 0x3104 /* 32bit */
276#define D30IP_PIP 0 /* PCI Bridge Pin */
277#define D29IP 0x3108 /* 32bit */
278#define D29IP_E1P 0 /* EHCI #1 Pin */
279#define D28IP 0x310c /* 32bit */
280#define D28IP_P8IP 28 /* PCI Express Port 8 */
281#define D28IP_P7IP 24 /* PCI Express Port 7 */
282#define D28IP_P6IP 20 /* PCI Express Port 6 */
283#define D28IP_P5IP 16 /* PCI Express Port 5 */
284#define D28IP_P4IP 12 /* PCI Express Port 4 */
285#define D28IP_P3IP 8 /* PCI Express Port 3 */
286#define D28IP_P2IP 4 /* PCI Express Port 2 */
287#define D28IP_P1IP 0 /* PCI Express Port 1 */
288#define D27IP 0x3110 /* 32bit */
289#define D27IP_ZIP 0 /* HD Audio Pin */
290#define D26IP 0x3114 /* 32bit */
291#define D26IP_E2P 0 /* EHCI #2 Pin */
292#define D25IP 0x3118 /* 32bit */
293#define D25IP_LIP 0 /* GbE LAN Pin */
294#define D22IP 0x3124 /* 32bit */
295#define D22IP_KTIP 12 /* KT Pin */
296#define D22IP_IDERIP 8 /* IDE-R Pin */
297#define D22IP_MEI2IP 4 /* MEI #2 Pin */
298#define D22IP_MEI1IP 0 /* MEI #1 Pin */
299#define D20IP 0x3128 /* 32bit */
300#define D20IP_XHCIIP 0
301#define D31IR 0x3140 /* 16bit */
302#define D30IR 0x3142 /* 16bit */
303#define D29IR 0x3144 /* 16bit */
304#define D28IR 0x3146 /* 16bit */
305#define D27IR 0x3148 /* 16bit */
306#define D26IR 0x314c /* 16bit */
307#define D25IR 0x3150 /* 16bit */
308#define D22IR 0x315c /* 16bit */
309#define D20IR 0x3160 /* 16bit */
310#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700311#define SOFT_RESET_CTRL 0x38f4
312#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200313
Arthur Heymans58a89532018-06-12 22:58:19 +0200314#define DIR_ROUTE(x,a,b,c,d) \
315 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
316 ((b) << DIR_IBR) | ((a) << DIR_IAR))
317
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200318#define PRSTS 0x3310 /* 32bit */
319#define CIR7 0x3314 /* 32bit */
320#define PM_CFG 0x3318 /* 32bit */
321#define CIR8 0x3324 /* 32bit */
322#define CIR10 0x3340 /* 32bit */
323#define CIR11 0x3344 /* 32bit */
324#define CIR12 0x3360 /* 32bit */
325#define CIR14 0x3368 /* 32bit */
326#define CIR15 0x3378 /* 32bit */
327#define CIR13 0x337c /* 32bit */
328#define CIR16 0x3388 /* 32bit */
329#define CIR18 0x3390 /* 32bit */
330#define CIR17 0x33a0 /* 32bit */
331#define CIR23 0x33b0 /* 32bit */
332#define CIR19 0x33c0 /* 32bit */
333#define PMSYNC_CFG 0x33c8 /* 32bit */
334#define CIR20 0x33cc /* 32bit */
335#define CIR21 0x33d0 /* 32bit */
336#define CIR22 0x33d4 /* 32bit */
337
Arthur Heymans58a89532018-06-12 22:58:19 +0200338#define RC 0x3400 /* 32bit */
339#define HPTC 0x3404 /* 32bit */
340#define GCS 0x3410 /* 32bit */
341#define BUC 0x3414 /* 32bit */
342#define PCH_DISABLE_GBE (1 << 5)
343#define FD 0x3418 /* 32bit */
344#define DISPBDF 0x3424 /* 16bit */
345#define FD2 0x3428 /* 32bit */
346#define CG 0x341c /* 32bit */
347
348/* Function Disable 1 RCBA 0x3418 */
349#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
350#define PCH_DISABLE_P2P (1 << 1)
351#define PCH_DISABLE_SATA1 (1 << 2)
352#define PCH_DISABLE_SMBUS (1 << 3)
353#define PCH_DISABLE_HD_AUDIO (1 << 4)
354#define PCH_DISABLE_EHCI2 (1 << 13)
355#define PCH_DISABLE_LPC (1 << 14)
356#define PCH_DISABLE_EHCI1 (1 << 15)
357#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
358#define PCH_DISABLE_THERMAL (1 << 24)
359#define PCH_DISABLE_SATA2 (1 << 25)
360#define PCH_DISABLE_XHCI (1 << 27)
361
362/* Function Disable 2 RCBA 0x3428 */
363#define PCH_DISABLE_KT (1 << 4)
364#define PCH_DISABLE_IDER (1 << 3)
365#define PCH_DISABLE_MEI2 (1 << 2)
366#define PCH_DISABLE_MEI1 (1 << 1)
367#define PCH_ENABLE_DBDF (1 << 0)
368
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200369/* USB Initialization Registers[13:0] */
370#define USBIR0 0x3500 /* 32bit */
371#define USBIR1 0x3504 /* 32bit */
372#define USBIR2 0x3508 /* 32bit */
373#define USBIR3 0x350c /* 32bit */
374#define USBIR4 0x3510 /* 32bit */
375#define USBIR5 0x3514 /* 32bit */
376#define USBIR6 0x3518 /* 32bit */
377#define USBIR7 0x351c /* 32bit */
378#define USBIR8 0x3520 /* 32bit */
379#define USBIR9 0x3524 /* 32bit */
380#define USBIR10 0x3528 /* 32bit */
381#define USBIR11 0x352c /* 32bit */
382#define USBIR12 0x3530 /* 32bit */
383#define USBIR13 0x3534 /* 32bit */
384
Patrick Rudolpha48debd2023-10-31 16:50:05 +0100385/* Up to 5" onboard trace length */
386#define USBIR_TXRX_GAIN_MOBILE_LOW 0x20000153
387
388/* Up to 6" onboard trace length */
389#define USBIR_TXRX_GAIN_DESKTOP_LOW 0x20000F53
390
391/* Up to 14" onboard trace length, up to 8" on wires */
392#define USBIR_TXRX_GAIN_DEFAULT 0x20000f57
Keith Hui51a01bd2024-05-31 22:40:22 -0400393#define USBIR_TXRX_GAIN_MOBILE_HIGH USBIR_TXRX_GAIN_DEFAULT
Patrick Rudolpha48debd2023-10-31 16:50:05 +0100394
395/* Up to 10" onboard trace length, up to 15" on wires */
396#define USBIR_TXRX_GAIN_HIGH 0x2000055B
397
Keith Hui51a01bd2024-05-31 22:40:22 -0400398/* Desktop 6-series PCHs */
399/* In order: up to and not including 8"/13"/15" on wires */
400#define USBIR_TXRX_GAIN_DESKTOP6_LOW USBIR_TXRX_GAIN_DESKTOP_LOW
401#define USBIR_TXRX_GAIN_DESKTOP6_MED USBIR_TXRX_GAIN_DEFAULT
402#define USBIR_TXRX_GAIN_DESKTOP6_HIGH 0x20000f5b
403
404/* Desktop 7-series PCHs */
405/* In order: up to and not including 8"/10"/15" on wires */
406#define USBIR_TXRX_GAIN_DESKTOP7_LOW USBIR_TXRX_GAIN_DEFAULT
407#define USBIR_TXRX_GAIN_DESKTOP7_MED 0x20000553
408#define USBIR_TXRX_GAIN_DESKTOP7_HIGH USBIR_TXRX_GAIN_HIGH
409
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200410/* Miscellaneous Control Register */
411#define MISCCTL 0x3590 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100412/* USB Port Disable Override */
413#define USBPDO 0x359c /* 32bit */
414/* USB Overcurrent MAP Register */
415#define USBOCM1 0x35a0 /* 32bit */
416#define USBOCM2 0x35a4 /* 32bit */
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200417/* Rate Matching Hub Wake Control Register */
418#define RMHWKCTL 0x35b0 /* 32bit */
419
420#define CIR24 0x3a28 /* 32bit */
421#define CIR25 0x3a2c /* 32bit */
422#define CIR26 0x3a6c /* 32bit */
423#define CIR27 0x3a80 /* 32bit */
424#define CIR28 0x3a84 /* 32bit */
425#define CIR29 0x3a88 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100426
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200427/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200428#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200429#define XUSB2PRM 0xd4 /* 32bit */
430#define USB3PRM 0xdc /* 32bit */
431
Stefan Reinauer8e073822012-04-04 00:07:22 +0200432/* ICH7 PMBASE */
433#define PM1_STS 0x00
434#define WAK_STS (1 << 15)
435#define PCIEXPWAK_STS (1 << 14)
436#define PRBTNOR_STS (1 << 11)
437#define RTC_STS (1 << 10)
438#define PWRBTN_STS (1 << 8)
439#define GBL_STS (1 << 5)
440#define BM_STS (1 << 4)
441#define TMROF_STS (1 << 0)
442#define PM1_EN 0x02
443#define PCIEXPWAK_DIS (1 << 14)
444#define RTC_EN (1 << 10)
445#define PWRBTN_EN (1 << 8)
446#define GBL_EN (1 << 5)
447#define TMROF_EN (1 << 0)
448#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200449#define GBL_RLS (1 << 2)
450#define BM_RLD (1 << 1)
451#define SCI_EN (1 << 0)
452#define PM1_TMR 0x08
453#define PROC_CNT 0x10
454#define LV2 0x14
455#define LV3 0x15
456#define LV4 0x16
Stefan Reinauer8e073822012-04-04 00:07:22 +0200457#define GPE0_STS 0x20
458#define PME_B0_STS (1 << 13)
459#define PME_STS (1 << 11)
460#define BATLOW_STS (1 << 10)
461#define PCI_EXP_STS (1 << 9)
462#define RI_STS (1 << 8)
463#define SMB_WAK_STS (1 << 7)
464#define TCOSCI_STS (1 << 6)
465#define SWGPE_STS (1 << 2)
466#define HOT_PLUG_STS (1 << 1)
467#define GPE0_EN 0x28
468#define PME_B0_EN (1 << 13)
469#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700470#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200471#define SMI_EN 0x30
472#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
473#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
474#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
475#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
476#define MCSMI_EN (1 << 11) // Trap microcontroller range access
477#define BIOS_RLS (1 << 7) // asserts SCI on bit set
478#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
479#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
480#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
481#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
482#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
483#define EOS (1 << 1) // End of SMI (deassert SMI#)
484#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
485#define SMI_STS 0x34
486#define ALT_GP_SMI_EN 0x38
487#define ALT_GP_SMI_STS 0x3a
Kyösti Mälkkiece06dc2023-05-05 09:27:42 +0300488
489/* PM I/O Space */
490#define UPRWC 0x3c
491#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
492
Stefan Reinauer8e073822012-04-04 00:07:22 +0200493#define GPE_CNTL 0x42
494#define DEVACT_STS 0x44
Kyösti Mälkki806b2cd2022-11-14 17:46:30 +0200495#define PM2_CNT 0x50 // mobile only
Stefan Reinauer8e073822012-04-04 00:07:22 +0200496#define C3_RES 0x54
Kyösti Mälkki806b2cd2022-11-14 17:46:30 +0200497
Kyösti Mälkkie8a3af12022-11-19 18:39:22 +0200498#if CONFIG(TCO_SPACE_NOT_YET_SPLIT)
Duncan Laurie800e9502012-06-23 17:06:47 -0700499#define TCO1_STS 0x64
Kyösti Mälkki28c6df72022-11-25 12:12:34 +0200500#define TCO_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700501#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700502#define TCO2_STS 0x66
Kyösti Mälkki307320c2022-11-21 17:27:07 +0200503#define TCO2_STS_SECOND_TO (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200504#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200505#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200506#define TCO_LOCK (1 << 12)
507#define TCO2_CNT 0x6a
Kyösti Mälkkie8a3af12022-11-19 18:39:22 +0200508#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +0200509
Duncan Lauried4bc0672012-10-11 13:04:14 -0700510#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
511#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
512#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
513#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
514#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
515#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
516#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
517#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
518#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
519#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
520#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
521#define SPIBAR_FADDR 0x3808 /* SPI flash address */
522#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
523
Stefan Reinauer8e073822012-04-04 00:07:22 +0200524#endif /* __ACPI__ */
525#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */