blob: 65aac55b2921ccb1ebfefbd2959b1bcdf3b3be1d [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Arthur Heymans1f2ae912018-06-12 23:48:30 +020048#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020049
Aaron Durbinb0f81512016-07-25 21:31:41 -050050#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_BD82X6X)
51#define CROS_GPIO_DEVICE_NAME "CougarPoint"
52#elif IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_C216)
53#define CROS_GPIO_DEVICE_NAME "PantherPoint"
54#endif
55
Stefan Reinauer8e073822012-04-04 00:07:22 +020056#ifndef __ACPI__
57#define DEBUG_PERIODIC_SMIS 0
58
Elyes HAOUAS2526fd42018-05-22 12:29:05 +020059#if defined(__SMM__) && !defined(__ASSEMBLER__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020060void intel_pch_finalize_smm(void);
61#endif
62
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020063#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070064#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020065#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020066#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070067void pch_enable(device_t dev);
68#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020069int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070070int pch_silicon_type(void);
71int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020072void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Arthur Heymans68f68882018-04-11 13:03:34 +020073#if IS_ENABLED(CONFIG_ELOG)
74void pch_log_state(void);
75#endif
Marc Jones783f2262013-02-11 14:36:35 -070076#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020077void enable_smbus(void);
78void enable_usb_bar(void);
79int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070080int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020081void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020082void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010083void southbridge_rcba_config(void);
84void mainboard_rcba_config(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020085void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020086int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020087
88struct southbridge_usb_port
89{
90 int enabled;
91 int current;
92 int oc_pin;
93};
94
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020095#ifndef __ROMCC__
96extern const struct southbridge_usb_port mainboard_usb_ports[14];
97#endif
98
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020099void
100early_usb_init (const struct southbridge_usb_port *portmap);
101
Stefan Reinauer8e073822012-04-04 00:07:22 +0200102#endif
Aaron Durbin976200382017-09-15 15:19:32 -0600103
104/* Return non-zero when RTC failure happened. */
105int rtc_failure(void);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200106#endif
107
Patrick Rudolph87b5ff02017-05-28 13:57:04 +0200108/* PM I/O Space */
109#define UPRWC 0x3c
110#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
111
Stefan Reinauer8e073822012-04-04 00:07:22 +0200112/* PCI Configuration Space (D30:F0): PCI2PCI */
113#define PSTS 0x06
114#define SMLT 0x1b
115#define SECSTS 0x1e
116#define INTR 0x3c
117#define BCTRL 0x3e
118#define SBR (1 << 6)
119#define SEE (1 << 1)
120#define PERE (1 << 0)
121
122#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
123#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700124#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200125#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
126#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100127#define PCH_IOAPIC_PCI_BUS 250
128#define PCH_IOAPIC_PCI_SLOT 31
129#define PCH_HPET_PCI_BUS 250
130#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200131
132/* PCI Configuration Space (D31:F0): LPC */
133#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
134#define SERIRQ_CNTL 0x64
135
136#define GEN_PMCON_1 0xa0
137#define GEN_PMCON_2 0xa2
138#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200139#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200140#define ETR3 0xac
141#define ETR3_CWORWRE (1 << 18)
142#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200143#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200144
145/* GEN_PMCON_3 bits */
146#define RTC_BATTERY_DEAD (1 << 2)
147#define RTC_POWER_FAILED (1 << 1)
148#define SLEEP_AFTER_POWER_FAIL (1 << 0)
149
150#define PMBASE 0x40
151#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200152#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200153#define BIOS_CNTL 0xDC
154#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
155#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200156
Stefan Reinauer8e073822012-04-04 00:07:22 +0200157#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200158#define GPI_DISABLE 0x00
159#define GPI_IS_SMI 0x01
160#define GPI_IS_SCI 0x02
161#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200162
163#define PIRQA_ROUT 0x60
164#define PIRQB_ROUT 0x61
165#define PIRQC_ROUT 0x62
166#define PIRQD_ROUT 0x63
167#define PIRQE_ROUT 0x68
168#define PIRQF_ROUT 0x69
169#define PIRQG_ROUT 0x6A
170#define PIRQH_ROUT 0x6B
171
Nico Huberb2dae792015-10-26 12:34:02 +0100172#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
173#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
174
Stefan Reinauer8e073822012-04-04 00:07:22 +0200175#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
176#define LPC_EN 0x82 /* LPC IF Enables Register */
177#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
178#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
179#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
180#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
181#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
182#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
183#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
184#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
185#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
186#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
187#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
188#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
189#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
190#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
191
192/* PCI Configuration Space (D31:F1): IDE */
193#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
194#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
195#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
196#define INTR_LN 0x3c
197#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
198#define IDE_DECODE_ENABLE (1 << 15)
199#define IDE_SITRE (1 << 14)
200#define IDE_ISP_5_CLOCKS (0 << 12)
201#define IDE_ISP_4_CLOCKS (1 << 12)
202#define IDE_ISP_3_CLOCKS (2 << 12)
203#define IDE_RCT_4_CLOCKS (0 << 8)
204#define IDE_RCT_3_CLOCKS (1 << 8)
205#define IDE_RCT_2_CLOCKS (2 << 8)
206#define IDE_RCT_1_CLOCKS (3 << 8)
207#define IDE_DTE1 (1 << 7)
208#define IDE_PPE1 (1 << 6)
209#define IDE_IE1 (1 << 5)
210#define IDE_TIME1 (1 << 4)
211#define IDE_DTE0 (1 << 3)
212#define IDE_PPE0 (1 << 2)
213#define IDE_IE0 (1 << 1)
214#define IDE_TIME0 (1 << 0)
215#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
216
217#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
218#define IDE_SSDE1 (1 << 3)
219#define IDE_SSDE0 (1 << 2)
220#define IDE_PSDE1 (1 << 1)
221#define IDE_PSDE0 (1 << 0)
222
223#define IDE_SDMA_TIM 0x4a
224
225#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
226#define SIG_MODE_SEC_NORMAL (0 << 18)
227#define SIG_MODE_SEC_TRISTATE (1 << 18)
228#define SIG_MODE_SEC_DRIVELOW (2 << 18)
229#define SIG_MODE_PRI_NORMAL (0 << 16)
230#define SIG_MODE_PRI_TRISTATE (1 << 16)
231#define SIG_MODE_PRI_DRIVELOW (2 << 16)
232#define FAST_SCB1 (1 << 15)
233#define FAST_SCB0 (1 << 14)
234#define FAST_PCB1 (1 << 13)
235#define FAST_PCB0 (1 << 12)
236#define SCB1 (1 << 3)
237#define SCB0 (1 << 2)
238#define PCB1 (1 << 1)
239#define PCB0 (1 << 0)
240
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700241#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
242#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200243#define SATA_SP 0xd0 /* Scratchpad */
244
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700245/* SATA IOBP Registers */
246#define SATA_IOBP_SP0G3IR 0xea000151
247#define SATA_IOBP_SP1G3IR 0xea000051
248
Stefan Reinauer8e073822012-04-04 00:07:22 +0200249/* PCI Configuration Space (D31:F3): SMBus */
250#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
251#define SMB_BASE 0x20
252#define HOSTC 0x40
253#define SMB_RCV_SLVA 0x09
254
255/* HOSTC bits */
256#define I2C_EN (1 << 2)
257#define SMB_SMI_EN (1 << 1)
258#define HST_EN (1 << 0)
259
Stefan Reinauer8e073822012-04-04 00:07:22 +0200260/* Southbridge IO BARs */
261
262#define GPIOBASE 0x48
263
264#define PMBASE 0x40
265
266/* Root Complex Register Block */
267#define RCBA 0xf0
268
Arthur Heymans58a89532018-06-12 22:58:19 +0200269#define VCH 0x0000 /* 32bit */
270#define VCAP1 0x0004 /* 32bit */
271#define VCAP2 0x0008 /* 32bit */
272#define PVC 0x000c /* 16bit */
273#define PVS 0x000e /* 16bit */
274
275#define V0CAP 0x0010 /* 32bit */
276#define V0CTL 0x0014 /* 32bit */
277#define V0STS 0x001a /* 16bit */
278
279#define V1CAP 0x001c /* 32bit */
280#define V1CTL 0x0020 /* 32bit */
281#define V1STS 0x0026 /* 16bit */
282
283#define RCTCL 0x0100 /* 32bit */
284#define ESD 0x0104 /* 32bit */
285#define ULD 0x0110 /* 32bit */
286#define ULBA 0x0118 /* 64bit */
287
288#define RP1D 0x0120 /* 32bit */
289#define RP1BA 0x0128 /* 64bit */
290#define RP2D 0x0130 /* 32bit */
291#define RP2BA 0x0138 /* 64bit */
292#define RP3D 0x0140 /* 32bit */
293#define RP3BA 0x0148 /* 64bit */
294#define RP4D 0x0150 /* 32bit */
295#define RP4BA 0x0158 /* 64bit */
296#define HDD 0x0160 /* 32bit */
297#define HDBA 0x0168 /* 64bit */
298#define RP5D 0x0170 /* 32bit */
299#define RP5BA 0x0178 /* 64bit */
300#define RP6D 0x0180 /* 32bit */
301#define RP6BA 0x0188 /* 64bit */
302
303#define RPC 0x0400 /* 32bit */
304#define RPFN 0x0404 /* 32bit */
305
306/* Root Port configuratinon space hide */
307#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
308/* Get the function number assigned to a Root Port */
309#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
310/* Set the function number for a Root Port */
311#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
312/* Root Port function number mask */
313#define RPFN_FNMASK(port) (7 << ((port) * 4))
314
315#define TRSR 0x1e00 /* 8bit */
316#define TRCR 0x1e10 /* 64bit */
317#define TWDR 0x1e18 /* 64bit */
318
319#define IOTR0 0x1e80 /* 64bit */
320#define IOTR1 0x1e88 /* 64bit */
321#define IOTR2 0x1e90 /* 64bit */
322#define IOTR3 0x1e98 /* 64bit */
323
324#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200325
326#define NOINT 0
327#define INTA 1
328#define INTB 2
329#define INTC 3
330#define INTD 4
331
332#define DIR_IDR 12 /* Interrupt D Pin Offset */
333#define DIR_ICR 8 /* Interrupt C Pin Offset */
334#define DIR_IBR 4 /* Interrupt B Pin Offset */
335#define DIR_IAR 0 /* Interrupt A Pin Offset */
336
337#define PIRQA 0
338#define PIRQB 1
339#define PIRQC 2
340#define PIRQD 3
341#define PIRQE 4
342#define PIRQF 5
343#define PIRQG 6
344#define PIRQH 7
345
346/* IO Buffer Programming */
347#define IOBPIRI 0x2330
348#define IOBPD 0x2334
349#define IOBPS 0x2338
350#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
351#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
352#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
353
Arthur Heymans58a89532018-06-12 22:58:19 +0200354#define D31IP 0x3100 /* 32bit */
355#define D31IP_TTIP 24 /* Thermal Throttle Pin */
356#define D31IP_SIP2 20 /* SATA Pin 2 */
357#define D31IP_SMIP 12 /* SMBUS Pin */
358#define D31IP_SIP 8 /* SATA Pin */
359#define D30IP 0x3104 /* 32bit */
360#define D30IP_PIP 0 /* PCI Bridge Pin */
361#define D29IP 0x3108 /* 32bit */
362#define D29IP_E1P 0 /* EHCI #1 Pin */
363#define D28IP 0x310c /* 32bit */
364#define D28IP_P8IP 28 /* PCI Express Port 8 */
365#define D28IP_P7IP 24 /* PCI Express Port 7 */
366#define D28IP_P6IP 20 /* PCI Express Port 6 */
367#define D28IP_P5IP 16 /* PCI Express Port 5 */
368#define D28IP_P4IP 12 /* PCI Express Port 4 */
369#define D28IP_P3IP 8 /* PCI Express Port 3 */
370#define D28IP_P2IP 4 /* PCI Express Port 2 */
371#define D28IP_P1IP 0 /* PCI Express Port 1 */
372#define D27IP 0x3110 /* 32bit */
373#define D27IP_ZIP 0 /* HD Audio Pin */
374#define D26IP 0x3114 /* 32bit */
375#define D26IP_E2P 0 /* EHCI #2 Pin */
376#define D25IP 0x3118 /* 32bit */
377#define D25IP_LIP 0 /* GbE LAN Pin */
378#define D22IP 0x3124 /* 32bit */
379#define D22IP_KTIP 12 /* KT Pin */
380#define D22IP_IDERIP 8 /* IDE-R Pin */
381#define D22IP_MEI2IP 4 /* MEI #2 Pin */
382#define D22IP_MEI1IP 0 /* MEI #1 Pin */
383#define D20IP 0x3128 /* 32bit */
384#define D20IP_XHCIIP 0
385#define D31IR 0x3140 /* 16bit */
386#define D30IR 0x3142 /* 16bit */
387#define D29IR 0x3144 /* 16bit */
388#define D28IR 0x3146 /* 16bit */
389#define D27IR 0x3148 /* 16bit */
390#define D26IR 0x314c /* 16bit */
391#define D25IR 0x3150 /* 16bit */
392#define D22IR 0x315c /* 16bit */
393#define D20IR 0x3160 /* 16bit */
394#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700395#define SOFT_RESET_CTRL 0x38f4
396#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200397
Arthur Heymans58a89532018-06-12 22:58:19 +0200398#define DIR_ROUTE(x,a,b,c,d) \
399 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
400 ((b) << DIR_IBR) | ((a) << DIR_IAR))
401
402#define RC 0x3400 /* 32bit */
403#define HPTC 0x3404 /* 32bit */
404#define GCS 0x3410 /* 32bit */
405#define BUC 0x3414 /* 32bit */
406#define PCH_DISABLE_GBE (1 << 5)
407#define FD 0x3418 /* 32bit */
408#define DISPBDF 0x3424 /* 16bit */
409#define FD2 0x3428 /* 32bit */
410#define CG 0x341c /* 32bit */
411
412/* Function Disable 1 RCBA 0x3418 */
413#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
414#define PCH_DISABLE_P2P (1 << 1)
415#define PCH_DISABLE_SATA1 (1 << 2)
416#define PCH_DISABLE_SMBUS (1 << 3)
417#define PCH_DISABLE_HD_AUDIO (1 << 4)
418#define PCH_DISABLE_EHCI2 (1 << 13)
419#define PCH_DISABLE_LPC (1 << 14)
420#define PCH_DISABLE_EHCI1 (1 << 15)
421#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
422#define PCH_DISABLE_THERMAL (1 << 24)
423#define PCH_DISABLE_SATA2 (1 << 25)
424#define PCH_DISABLE_XHCI (1 << 27)
425
426/* Function Disable 2 RCBA 0x3428 */
427#define PCH_DISABLE_KT (1 << 4)
428#define PCH_DISABLE_IDER (1 << 3)
429#define PCH_DISABLE_MEI2 (1 << 2)
430#define PCH_DISABLE_MEI1 (1 << 1)
431#define PCH_ENABLE_DBDF (1 << 0)
432
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100433/* USB Port Disable Override */
434#define USBPDO 0x359c /* 32bit */
435/* USB Overcurrent MAP Register */
436#define USBOCM1 0x35a0 /* 32bit */
437#define USBOCM2 0x35a4 /* 32bit */
438
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200439/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200440#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200441#define XUSB2PRM 0xd4 /* 32bit */
442#define USB3PRM 0xdc /* 32bit */
443
Stefan Reinauer8e073822012-04-04 00:07:22 +0200444/* ICH7 PMBASE */
445#define PM1_STS 0x00
446#define WAK_STS (1 << 15)
447#define PCIEXPWAK_STS (1 << 14)
448#define PRBTNOR_STS (1 << 11)
449#define RTC_STS (1 << 10)
450#define PWRBTN_STS (1 << 8)
451#define GBL_STS (1 << 5)
452#define BM_STS (1 << 4)
453#define TMROF_STS (1 << 0)
454#define PM1_EN 0x02
455#define PCIEXPWAK_DIS (1 << 14)
456#define RTC_EN (1 << 10)
457#define PWRBTN_EN (1 << 8)
458#define GBL_EN (1 << 5)
459#define TMROF_EN (1 << 0)
460#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200461#define GBL_RLS (1 << 2)
462#define BM_RLD (1 << 1)
463#define SCI_EN (1 << 0)
464#define PM1_TMR 0x08
465#define PROC_CNT 0x10
466#define LV2 0x14
467#define LV3 0x15
468#define LV4 0x16
469#define PM2_CNT 0x50 // mobile only
470#define GPE0_STS 0x20
471#define PME_B0_STS (1 << 13)
472#define PME_STS (1 << 11)
473#define BATLOW_STS (1 << 10)
474#define PCI_EXP_STS (1 << 9)
475#define RI_STS (1 << 8)
476#define SMB_WAK_STS (1 << 7)
477#define TCOSCI_STS (1 << 6)
478#define SWGPE_STS (1 << 2)
479#define HOT_PLUG_STS (1 << 1)
480#define GPE0_EN 0x28
481#define PME_B0_EN (1 << 13)
482#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700483#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200484#define SMI_EN 0x30
485#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
486#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
487#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
488#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
489#define MCSMI_EN (1 << 11) // Trap microcontroller range access
490#define BIOS_RLS (1 << 7) // asserts SCI on bit set
491#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
492#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
493#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
494#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
495#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
496#define EOS (1 << 1) // End of SMI (deassert SMI#)
497#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
498#define SMI_STS 0x34
499#define ALT_GP_SMI_EN 0x38
500#define ALT_GP_SMI_STS 0x3a
501#define GPE_CNTL 0x42
502#define DEVACT_STS 0x44
503#define SS_CNT 0x50
504#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700505#define TCO1_STS 0x64
Patrick Rudolph48b24252018-07-27 18:58:06 +0200506#define TCO1_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700507#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700508#define TCO2_STS 0x66
Patrick Rudolph48b24252018-07-27 18:58:06 +0200509#define SECOND_TO_STS (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200510#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200511#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200512#define TCO_LOCK (1 << 12)
513#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200514
515/*
516 * SPI Opcode Menu setup for SPIBAR lockdown
517 * should support most common flash chips.
518 */
519
520#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
521#define SPI_OPTYPE_0 0x01 /* Write, no address */
522
523#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
524#define SPI_OPTYPE_1 0x03 /* Write, address required */
525
526#define SPI_OPMENU_2 0x03 /* READ: Read Data */
527#define SPI_OPTYPE_2 0x02 /* Read, address required */
528
529#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
530#define SPI_OPTYPE_3 0x00 /* Read, no address */
531
532#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
533#define SPI_OPTYPE_4 0x03 /* Write, address required */
534
535#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
536#define SPI_OPTYPE_5 0x00 /* Read, no address */
537
538#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
539#define SPI_OPTYPE_6 0x03 /* Write, address required */
540
Duncan Laurie924342b2012-10-08 14:30:06 -0700541#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
542#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200543
544#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
545 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
546#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
547 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
548
549#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
550 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
551 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
552 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
553
554#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
555
Duncan Lauried4bc0672012-10-11 13:04:14 -0700556#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
557#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
558#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
559#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
560#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
561#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
562#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
563#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
564#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
565#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
566#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
567#define SPIBAR_FADDR 0x3808 /* SPI flash address */
568#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
569
Stefan Reinauer8e073822012-04-04 00:07:22 +0200570#endif /* __ACPI__ */
571#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */