blob: f8131da0626ca5381f0d21c63d291a6dda3641c9 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048#ifndef __ACPI__
49#define DEFAULT_RCBA ((u8 *)0xfed1c000)
50#else
Stefan Reinauer8e073822012-04-04 00:07:22 +020051#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080052#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020053
Aaron Durbinb0f81512016-07-25 21:31:41 -050054#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_BD82X6X)
55#define CROS_GPIO_DEVICE_NAME "CougarPoint"
56#elif IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_C216)
57#define CROS_GPIO_DEVICE_NAME "PantherPoint"
58#endif
59
Stefan Reinauer8e073822012-04-04 00:07:22 +020060#ifndef __ACPI__
61#define DEBUG_PERIODIC_SMIS 0
62
63#if defined (__SMM__) && !defined(__ASSEMBLER__)
64void intel_pch_finalize_smm(void);
65#endif
66
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020067#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070068#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020069#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020070#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070071void pch_enable(device_t dev);
72#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020073int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070074int pch_silicon_type(void);
75int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020076void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020077void gpi_route_interrupt(u8 gpi, u8 mode);
Duncan Laurie800e9502012-06-23 17:06:47 -070078#if CONFIG_ELOG
79void pch_log_state(void);
80#endif
Marc Jones783f2262013-02-11 14:36:35 -070081#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020082void enable_smbus(void);
83void enable_usb_bar(void);
84int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070085int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020086void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020087void southbridge_configure_default_intmap(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020088void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020089int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020090
91struct southbridge_usb_port
92{
93 int enabled;
94 int current;
95 int oc_pin;
96};
97
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020098#ifndef __ROMCC__
99extern const struct southbridge_usb_port mainboard_usb_ports[14];
100#endif
101
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +0200102void
103early_usb_init (const struct southbridge_usb_port *portmap);
104
Stefan Reinauer8e073822012-04-04 00:07:22 +0200105#endif
106#endif
107
108#define MAINBOARD_POWER_OFF 0
109#define MAINBOARD_POWER_ON 1
110#define MAINBOARD_POWER_KEEP 2
111
112#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
113#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
114#endif
115
116/* PCI Configuration Space (D30:F0): PCI2PCI */
117#define PSTS 0x06
118#define SMLT 0x1b
119#define SECSTS 0x1e
120#define INTR 0x3c
121#define BCTRL 0x3e
122#define SBR (1 << 6)
123#define SEE (1 << 1)
124#define PERE (1 << 0)
125
126#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
127#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700128#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200129#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
130#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100131#define PCH_IOAPIC_PCI_BUS 250
132#define PCH_IOAPIC_PCI_SLOT 31
133#define PCH_HPET_PCI_BUS 250
134#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200135
136/* PCI Configuration Space (D31:F0): LPC */
137#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
138#define SERIRQ_CNTL 0x64
139
140#define GEN_PMCON_1 0xa0
141#define GEN_PMCON_2 0xa2
142#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200143#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200144#define ETR3 0xac
145#define ETR3_CWORWRE (1 << 18)
146#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200147#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200148
149/* GEN_PMCON_3 bits */
150#define RTC_BATTERY_DEAD (1 << 2)
151#define RTC_POWER_FAILED (1 << 1)
152#define SLEEP_AFTER_POWER_FAIL (1 << 0)
153
154#define PMBASE 0x40
155#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200156#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200157#define BIOS_CNTL 0xDC
158#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
159#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200160
Stefan Reinauer8e073822012-04-04 00:07:22 +0200161#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200162#define GPI_DISABLE 0x00
163#define GPI_IS_SMI 0x01
164#define GPI_IS_SCI 0x02
165#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200166
167#define PIRQA_ROUT 0x60
168#define PIRQB_ROUT 0x61
169#define PIRQC_ROUT 0x62
170#define PIRQD_ROUT 0x63
171#define PIRQE_ROUT 0x68
172#define PIRQF_ROUT 0x69
173#define PIRQG_ROUT 0x6A
174#define PIRQH_ROUT 0x6B
175
Nico Huberb2dae792015-10-26 12:34:02 +0100176#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
177#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
178
Stefan Reinauer8e073822012-04-04 00:07:22 +0200179#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
180#define LPC_EN 0x82 /* LPC IF Enables Register */
181#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
182#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
183#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
184#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
185#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
186#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
187#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
188#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
189#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
190#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
191#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
192#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
193#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
194#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
195
196/* PCI Configuration Space (D31:F1): IDE */
197#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
198#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
199#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
200#define INTR_LN 0x3c
201#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
202#define IDE_DECODE_ENABLE (1 << 15)
203#define IDE_SITRE (1 << 14)
204#define IDE_ISP_5_CLOCKS (0 << 12)
205#define IDE_ISP_4_CLOCKS (1 << 12)
206#define IDE_ISP_3_CLOCKS (2 << 12)
207#define IDE_RCT_4_CLOCKS (0 << 8)
208#define IDE_RCT_3_CLOCKS (1 << 8)
209#define IDE_RCT_2_CLOCKS (2 << 8)
210#define IDE_RCT_1_CLOCKS (3 << 8)
211#define IDE_DTE1 (1 << 7)
212#define IDE_PPE1 (1 << 6)
213#define IDE_IE1 (1 << 5)
214#define IDE_TIME1 (1 << 4)
215#define IDE_DTE0 (1 << 3)
216#define IDE_PPE0 (1 << 2)
217#define IDE_IE0 (1 << 1)
218#define IDE_TIME0 (1 << 0)
219#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
220
221#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
222#define IDE_SSDE1 (1 << 3)
223#define IDE_SSDE0 (1 << 2)
224#define IDE_PSDE1 (1 << 1)
225#define IDE_PSDE0 (1 << 0)
226
227#define IDE_SDMA_TIM 0x4a
228
229#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
230#define SIG_MODE_SEC_NORMAL (0 << 18)
231#define SIG_MODE_SEC_TRISTATE (1 << 18)
232#define SIG_MODE_SEC_DRIVELOW (2 << 18)
233#define SIG_MODE_PRI_NORMAL (0 << 16)
234#define SIG_MODE_PRI_TRISTATE (1 << 16)
235#define SIG_MODE_PRI_DRIVELOW (2 << 16)
236#define FAST_SCB1 (1 << 15)
237#define FAST_SCB0 (1 << 14)
238#define FAST_PCB1 (1 << 13)
239#define FAST_PCB0 (1 << 12)
240#define SCB1 (1 << 3)
241#define SCB0 (1 << 2)
242#define PCB1 (1 << 1)
243#define PCB0 (1 << 0)
244
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700245#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
246#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200247#define SATA_SP 0xd0 /* Scratchpad */
248
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700249/* SATA IOBP Registers */
250#define SATA_IOBP_SP0G3IR 0xea000151
251#define SATA_IOBP_SP1G3IR 0xea000051
252
Stefan Reinauer8e073822012-04-04 00:07:22 +0200253/* PCI Configuration Space (D31:F3): SMBus */
254#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
255#define SMB_BASE 0x20
256#define HOSTC 0x40
257#define SMB_RCV_SLVA 0x09
258
259/* HOSTC bits */
260#define I2C_EN (1 << 2)
261#define SMB_SMI_EN (1 << 1)
262#define HST_EN (1 << 0)
263
264/* SMBus I/O bits. */
265#define SMBHSTSTAT 0x0
266#define SMBHSTCTL 0x2
267#define SMBHSTCMD 0x3
268#define SMBXMITADD 0x4
269#define SMBHSTDAT0 0x5
270#define SMBHSTDAT1 0x6
271#define SMBBLKDAT 0x7
272#define SMBTRNSADD 0x9
273#define SMBSLVDATA 0xa
274#define SMLINK_PIN_CTL 0xe
275#define SMBUS_PIN_CTL 0xf
276
277#define SMBUS_TIMEOUT (10 * 1000 * 100)
278
279
280/* Southbridge IO BARs */
281
282#define GPIOBASE 0x48
283
284#define PMBASE 0x40
285
286/* Root Complex Register Block */
287#define RCBA 0xf0
288
289#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
290#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
291#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
292
293#define RCBA_AND_OR(bits, x, and, or) \
294 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
295#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
296#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
297#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
298#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
299
300#define VCH 0x0000 /* 32bit */
301#define VCAP1 0x0004 /* 32bit */
302#define VCAP2 0x0008 /* 32bit */
303#define PVC 0x000c /* 16bit */
304#define PVS 0x000e /* 16bit */
305
306#define V0CAP 0x0010 /* 32bit */
307#define V0CTL 0x0014 /* 32bit */
308#define V0STS 0x001a /* 16bit */
309
310#define V1CAP 0x001c /* 32bit */
311#define V1CTL 0x0020 /* 32bit */
312#define V1STS 0x0026 /* 16bit */
313
314#define RCTCL 0x0100 /* 32bit */
315#define ESD 0x0104 /* 32bit */
316#define ULD 0x0110 /* 32bit */
317#define ULBA 0x0118 /* 64bit */
318
319#define RP1D 0x0120 /* 32bit */
320#define RP1BA 0x0128 /* 64bit */
321#define RP2D 0x0130 /* 32bit */
322#define RP2BA 0x0138 /* 64bit */
323#define RP3D 0x0140 /* 32bit */
324#define RP3BA 0x0148 /* 64bit */
325#define RP4D 0x0150 /* 32bit */
326#define RP4BA 0x0158 /* 64bit */
327#define HDD 0x0160 /* 32bit */
328#define HDBA 0x0168 /* 64bit */
329#define RP5D 0x0170 /* 32bit */
330#define RP5BA 0x0178 /* 64bit */
331#define RP6D 0x0180 /* 32bit */
332#define RP6BA 0x0188 /* 64bit */
333
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700334#define RPC 0x0400 /* 32bit */
335#define RPFN 0x0404 /* 32bit */
336
337/* Root Port configuratinon space hide */
338#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
339/* Get the function number assigned to a Root Port */
340#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
341/* Set the function number for a Root Port */
342#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
343/* Root Port function number mask */
344#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200345
346#define TRSR 0x1e00 /* 8bit */
347#define TRCR 0x1e10 /* 64bit */
348#define TWDR 0x1e18 /* 64bit */
349
350#define IOTR0 0x1e80 /* 64bit */
351#define IOTR1 0x1e88 /* 64bit */
352#define IOTR2 0x1e90 /* 64bit */
353#define IOTR3 0x1e98 /* 64bit */
354
355#define TCTL 0x3000 /* 8bit */
356
357#define NOINT 0
358#define INTA 1
359#define INTB 2
360#define INTC 3
361#define INTD 4
362
363#define DIR_IDR 12 /* Interrupt D Pin Offset */
364#define DIR_ICR 8 /* Interrupt C Pin Offset */
365#define DIR_IBR 4 /* Interrupt B Pin Offset */
366#define DIR_IAR 0 /* Interrupt A Pin Offset */
367
368#define PIRQA 0
369#define PIRQB 1
370#define PIRQC 2
371#define PIRQD 3
372#define PIRQE 4
373#define PIRQF 5
374#define PIRQG 6
375#define PIRQH 7
376
377/* IO Buffer Programming */
378#define IOBPIRI 0x2330
379#define IOBPD 0x2334
380#define IOBPS 0x2338
381#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
382#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
383#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
384
385#define D31IP 0x3100 /* 32bit */
386#define D31IP_TTIP 24 /* Thermal Throttle Pin */
387#define D31IP_SIP2 20 /* SATA Pin 2 */
388#define D31IP_SMIP 12 /* SMBUS Pin */
389#define D31IP_SIP 8 /* SATA Pin */
390#define D30IP 0x3104 /* 32bit */
391#define D30IP_PIP 0 /* PCI Bridge Pin */
392#define D29IP 0x3108 /* 32bit */
393#define D29IP_E1P 0 /* EHCI #1 Pin */
394#define D28IP 0x310c /* 32bit */
395#define D28IP_P8IP 28 /* PCI Express Port 8 */
396#define D28IP_P7IP 24 /* PCI Express Port 7 */
397#define D28IP_P6IP 20 /* PCI Express Port 6 */
398#define D28IP_P5IP 16 /* PCI Express Port 5 */
399#define D28IP_P4IP 12 /* PCI Express Port 4 */
400#define D28IP_P3IP 8 /* PCI Express Port 3 */
401#define D28IP_P2IP 4 /* PCI Express Port 2 */
402#define D28IP_P1IP 0 /* PCI Express Port 1 */
403#define D27IP 0x3110 /* 32bit */
404#define D27IP_ZIP 0 /* HD Audio Pin */
405#define D26IP 0x3114 /* 32bit */
406#define D26IP_E2P 0 /* EHCI #2 Pin */
407#define D25IP 0x3118 /* 32bit */
408#define D25IP_LIP 0 /* GbE LAN Pin */
409#define D22IP 0x3124 /* 32bit */
410#define D22IP_KTIP 12 /* KT Pin */
411#define D22IP_IDERIP 8 /* IDE-R Pin */
412#define D22IP_MEI2IP 4 /* MEI #2 Pin */
413#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700414#define D20IP 0x3128 /* 32bit */
415#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200416#define D31IR 0x3140 /* 16bit */
417#define D30IR 0x3142 /* 16bit */
418#define D29IR 0x3144 /* 16bit */
419#define D28IR 0x3146 /* 16bit */
420#define D27IR 0x3148 /* 16bit */
421#define D26IR 0x314c /* 16bit */
422#define D25IR 0x3150 /* 16bit */
423#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700424#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200425#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700426#define SOFT_RESET_CTRL 0x38f4
427#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200428
429#define DIR_ROUTE(x,a,b,c,d) \
430 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
431 ((b) << DIR_IBR) | ((a) << DIR_IAR))
432
433#define RC 0x3400 /* 32bit */
434#define HPTC 0x3404 /* 32bit */
435#define GCS 0x3410 /* 32bit */
436#define BUC 0x3414 /* 32bit */
437#define PCH_DISABLE_GBE (1 << 5)
438#define FD 0x3418 /* 32bit */
439#define DISPBDF 0x3424 /* 16bit */
440#define FD2 0x3428 /* 32bit */
441#define CG 0x341c /* 32bit */
442
443/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700444#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200445#define PCH_DISABLE_P2P (1 << 1)
446#define PCH_DISABLE_SATA1 (1 << 2)
447#define PCH_DISABLE_SMBUS (1 << 3)
448#define PCH_DISABLE_HD_AUDIO (1 << 4)
449#define PCH_DISABLE_EHCI2 (1 << 13)
450#define PCH_DISABLE_LPC (1 << 14)
451#define PCH_DISABLE_EHCI1 (1 << 15)
452#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
453#define PCH_DISABLE_THERMAL (1 << 24)
454#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700455#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200456
457/* Function Disable 2 RCBA 0x3428 */
458#define PCH_DISABLE_KT (1 << 4)
459#define PCH_DISABLE_IDER (1 << 3)
460#define PCH_DISABLE_MEI2 (1 << 2)
461#define PCH_DISABLE_MEI1 (1 << 1)
462#define PCH_ENABLE_DBDF (1 << 0)
463
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100464/* USB Port Disable Override */
465#define USBPDO 0x359c /* 32bit */
466/* USB Overcurrent MAP Register */
467#define USBOCM1 0x35a0 /* 32bit */
468#define USBOCM2 0x35a4 /* 32bit */
469
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200470/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200471#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200472#define XUSB2PRM 0xd4 /* 32bit */
473#define USB3PRM 0xdc /* 32bit */
474
Stefan Reinauer8e073822012-04-04 00:07:22 +0200475/* ICH7 PMBASE */
476#define PM1_STS 0x00
477#define WAK_STS (1 << 15)
478#define PCIEXPWAK_STS (1 << 14)
479#define PRBTNOR_STS (1 << 11)
480#define RTC_STS (1 << 10)
481#define PWRBTN_STS (1 << 8)
482#define GBL_STS (1 << 5)
483#define BM_STS (1 << 4)
484#define TMROF_STS (1 << 0)
485#define PM1_EN 0x02
486#define PCIEXPWAK_DIS (1 << 14)
487#define RTC_EN (1 << 10)
488#define PWRBTN_EN (1 << 8)
489#define GBL_EN (1 << 5)
490#define TMROF_EN (1 << 0)
491#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200492#define GBL_RLS (1 << 2)
493#define BM_RLD (1 << 1)
494#define SCI_EN (1 << 0)
495#define PM1_TMR 0x08
496#define PROC_CNT 0x10
497#define LV2 0x14
498#define LV3 0x15
499#define LV4 0x16
500#define PM2_CNT 0x50 // mobile only
501#define GPE0_STS 0x20
502#define PME_B0_STS (1 << 13)
503#define PME_STS (1 << 11)
504#define BATLOW_STS (1 << 10)
505#define PCI_EXP_STS (1 << 9)
506#define RI_STS (1 << 8)
507#define SMB_WAK_STS (1 << 7)
508#define TCOSCI_STS (1 << 6)
509#define SWGPE_STS (1 << 2)
510#define HOT_PLUG_STS (1 << 1)
511#define GPE0_EN 0x28
512#define PME_B0_EN (1 << 13)
513#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700514#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200515#define SMI_EN 0x30
516#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
517#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
518#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
519#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
520#define MCSMI_EN (1 << 11) // Trap microcontroller range access
521#define BIOS_RLS (1 << 7) // asserts SCI on bit set
522#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
523#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
524#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
525#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
526#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
527#define EOS (1 << 1) // End of SMI (deassert SMI#)
528#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
529#define SMI_STS 0x34
530#define ALT_GP_SMI_EN 0x38
531#define ALT_GP_SMI_STS 0x3a
532#define GPE_CNTL 0x42
533#define DEVACT_STS 0x44
534#define SS_CNT 0x50
535#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700536#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700537#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700538#define TCO2_STS 0x66
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200539#define TCO1_CNT 0x68
540#define TCO_LOCK (1 << 12)
541#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200542
543/*
544 * SPI Opcode Menu setup for SPIBAR lockdown
545 * should support most common flash chips.
546 */
547
548#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
549#define SPI_OPTYPE_0 0x01 /* Write, no address */
550
551#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
552#define SPI_OPTYPE_1 0x03 /* Write, address required */
553
554#define SPI_OPMENU_2 0x03 /* READ: Read Data */
555#define SPI_OPTYPE_2 0x02 /* Read, address required */
556
557#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
558#define SPI_OPTYPE_3 0x00 /* Read, no address */
559
560#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
561#define SPI_OPTYPE_4 0x03 /* Write, address required */
562
563#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
564#define SPI_OPTYPE_5 0x00 /* Read, no address */
565
566#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
567#define SPI_OPTYPE_6 0x03 /* Write, address required */
568
Duncan Laurie924342b2012-10-08 14:30:06 -0700569#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
570#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200571
572#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
573 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
574#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
575 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
576
577#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
578 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
579 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
580 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
581
582#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
583
Duncan Lauried4bc0672012-10-11 13:04:14 -0700584#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
585#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
586#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
587#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
588#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
589#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
590#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
591#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
592#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
593#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
594#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
595#define SPIBAR_FADDR 0x3808 /* SPI flash address */
596#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
597
Stefan Reinauer8e073822012-04-04 00:07:22 +0200598#endif /* __ACPI__ */
599#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */