blob: bc6c8b333fe763823b7706c509d179d8fc95e020 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Arthur Heymans1f2ae912018-06-12 23:48:30 +020048#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020049
Julius Wernercd49cce2019-03-05 16:53:33 -080050#if CONFIG(SOUTHBRIDGE_INTEL_BD82X6X)
Aaron Durbinb0f81512016-07-25 21:31:41 -050051#define CROS_GPIO_DEVICE_NAME "CougarPoint"
Julius Wernercd49cce2019-03-05 16:53:33 -080052#elif CONFIG(SOUTHBRIDGE_INTEL_C216)
Aaron Durbinb0f81512016-07-25 21:31:41 -050053#define CROS_GPIO_DEVICE_NAME "PantherPoint"
54#endif
55
Stefan Reinauer8e073822012-04-04 00:07:22 +020056#ifndef __ACPI__
57#define DEBUG_PERIODIC_SMIS 0
58
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020059#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070060#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020061#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020062#include "chip.h"
Elyes HAOUASdc035282018-09-18 13:28:49 +020063void pch_enable(struct device *dev);
Marc Jones783f2262013-02-11 14:36:35 -070064#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020065int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070066int pch_silicon_type(void);
67int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020068void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Marc Jones783f2262013-02-11 14:36:35 -070069#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020070void enable_smbus(void);
71void enable_usb_bar(void);
72int smbus_read_byte(unsigned device, unsigned address);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020073void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020074void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010075void southbridge_rcba_config(void);
76void mainboard_rcba_config(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020077void early_pch_init_native(void);
Patrick Rudolph45d4b172019-03-24 12:27:31 +010078void early_pch_init(void);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010079void early_pch_init_native_dmi_pre(void);
80void early_pch_init_native_dmi_post(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020081
82struct southbridge_usb_port
83{
84 int enabled;
85 int current;
86 int oc_pin;
87};
88
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020089#ifndef __ROMCC__
90extern const struct southbridge_usb_port mainboard_usb_ports[14];
91#endif
92
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020093void
94early_usb_init (const struct southbridge_usb_port *portmap);
95
Stefan Reinauer8e073822012-04-04 00:07:22 +020096#endif
97#endif
98
Patrick Rudolph87b5ff02017-05-28 13:57:04 +020099/* PM I/O Space */
100#define UPRWC 0x3c
101#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
102
Stefan Reinauer8e073822012-04-04 00:07:22 +0200103/* PCI Configuration Space (D30:F0): PCI2PCI */
104#define PSTS 0x06
105#define SMLT 0x1b
106#define SECSTS 0x1e
107#define INTR 0x3c
108#define BCTRL 0x3e
109#define SBR (1 << 6)
110#define SEE (1 << 1)
111#define PERE (1 << 0)
112
113#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
114#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700115#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200116#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
117#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100118#define PCH_IOAPIC_PCI_BUS 250
119#define PCH_IOAPIC_PCI_SLOT 31
120#define PCH_HPET_PCI_BUS 250
121#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200122
123/* PCI Configuration Space (D31:F0): LPC */
124#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
125#define SERIRQ_CNTL 0x64
126
127#define GEN_PMCON_1 0xa0
128#define GEN_PMCON_2 0xa2
129#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200130#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200131#define ETR3 0xac
132#define ETR3_CWORWRE (1 << 18)
133#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200134#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200135
136/* GEN_PMCON_3 bits */
137#define RTC_BATTERY_DEAD (1 << 2)
138#define RTC_POWER_FAILED (1 << 1)
139#define SLEEP_AFTER_POWER_FAIL (1 << 0)
140
141#define PMBASE 0x40
142#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200143#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200144#define BIOS_CNTL 0xDC
145#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
146#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200147
Stefan Reinauer8e073822012-04-04 00:07:22 +0200148#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200149#define GPI_DISABLE 0x00
150#define GPI_IS_SMI 0x01
151#define GPI_IS_SCI 0x02
152#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200153
154#define PIRQA_ROUT 0x60
155#define PIRQB_ROUT 0x61
156#define PIRQC_ROUT 0x62
157#define PIRQD_ROUT 0x63
158#define PIRQE_ROUT 0x68
159#define PIRQF_ROUT 0x69
160#define PIRQG_ROUT 0x6A
161#define PIRQH_ROUT 0x6B
162
Nico Huberb2dae792015-10-26 12:34:02 +0100163#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
164#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
165
Stefan Reinauer8e073822012-04-04 00:07:22 +0200166#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
167#define LPC_EN 0x82 /* LPC IF Enables Register */
168#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
169#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
170#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
171#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
172#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
173#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
174#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
175#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
176#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
177#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
178#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
179#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
180#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
181#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Peter Lemenkov9b7ae2f2018-10-09 13:09:07 +0200182#define LGMR 0x98 /* LPC Generic Memory Range */
183#define BIOS_DEC_EN1 0xd8 /* BIOS Decode Enable */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200184
185/* PCI Configuration Space (D31:F1): IDE */
186#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
187#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
188#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
189#define INTR_LN 0x3c
190#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
191#define IDE_DECODE_ENABLE (1 << 15)
192#define IDE_SITRE (1 << 14)
193#define IDE_ISP_5_CLOCKS (0 << 12)
194#define IDE_ISP_4_CLOCKS (1 << 12)
195#define IDE_ISP_3_CLOCKS (2 << 12)
196#define IDE_RCT_4_CLOCKS (0 << 8)
197#define IDE_RCT_3_CLOCKS (1 << 8)
198#define IDE_RCT_2_CLOCKS (2 << 8)
199#define IDE_RCT_1_CLOCKS (3 << 8)
200#define IDE_DTE1 (1 << 7)
201#define IDE_PPE1 (1 << 6)
202#define IDE_IE1 (1 << 5)
203#define IDE_TIME1 (1 << 4)
204#define IDE_DTE0 (1 << 3)
205#define IDE_PPE0 (1 << 2)
206#define IDE_IE0 (1 << 1)
207#define IDE_TIME0 (1 << 0)
208#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
209
210#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
211#define IDE_SSDE1 (1 << 3)
212#define IDE_SSDE0 (1 << 2)
213#define IDE_PSDE1 (1 << 1)
214#define IDE_PSDE0 (1 << 0)
215
216#define IDE_SDMA_TIM 0x4a
217
218#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
219#define SIG_MODE_SEC_NORMAL (0 << 18)
220#define SIG_MODE_SEC_TRISTATE (1 << 18)
221#define SIG_MODE_SEC_DRIVELOW (2 << 18)
222#define SIG_MODE_PRI_NORMAL (0 << 16)
223#define SIG_MODE_PRI_TRISTATE (1 << 16)
224#define SIG_MODE_PRI_DRIVELOW (2 << 16)
225#define FAST_SCB1 (1 << 15)
226#define FAST_SCB0 (1 << 14)
227#define FAST_PCB1 (1 << 13)
228#define FAST_PCB0 (1 << 12)
229#define SCB1 (1 << 3)
230#define SCB0 (1 << 2)
231#define PCB1 (1 << 1)
232#define PCB0 (1 << 0)
233
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700234#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
235#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200236#define SATA_SP 0xd0 /* Scratchpad */
237
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700238/* SATA IOBP Registers */
239#define SATA_IOBP_SP0G3IR 0xea000151
240#define SATA_IOBP_SP1G3IR 0xea000051
241
Stefan Reinauer8e073822012-04-04 00:07:22 +0200242/* PCI Configuration Space (D31:F3): SMBus */
243#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
244#define SMB_BASE 0x20
245#define HOSTC 0x40
246#define SMB_RCV_SLVA 0x09
247
248/* HOSTC bits */
249#define I2C_EN (1 << 2)
250#define SMB_SMI_EN (1 << 1)
251#define HST_EN (1 << 0)
252
Stefan Reinauer8e073822012-04-04 00:07:22 +0200253/* Southbridge IO BARs */
254
255#define GPIOBASE 0x48
256
257#define PMBASE 0x40
258
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200259#define CIR0 0x0050 /* 32bit */
260#define TCLOCKDN (1u << 31)
Arthur Heymans58a89532018-06-12 22:58:19 +0200261
262#define RCTCL 0x0100 /* 32bit */
263#define ESD 0x0104 /* 32bit */
264#define ULD 0x0110 /* 32bit */
265#define ULBA 0x0118 /* 64bit */
266
267#define RP1D 0x0120 /* 32bit */
268#define RP1BA 0x0128 /* 64bit */
269#define RP2D 0x0130 /* 32bit */
270#define RP2BA 0x0138 /* 64bit */
271#define RP3D 0x0140 /* 32bit */
272#define RP3BA 0x0148 /* 64bit */
273#define RP4D 0x0150 /* 32bit */
274#define RP4BA 0x0158 /* 64bit */
275#define HDD 0x0160 /* 32bit */
276#define HDBA 0x0168 /* 64bit */
277#define RP5D 0x0170 /* 32bit */
278#define RP5BA 0x0178 /* 64bit */
279#define RP6D 0x0180 /* 32bit */
280#define RP6BA 0x0188 /* 64bit */
281
282#define RPC 0x0400 /* 32bit */
283#define RPFN 0x0404 /* 32bit */
284
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200285#define CIR2 0x900 /* 16bit */
286#define CIR3 0x1100 /* 16bit */
287#define UPDCR 0x1114 /* 32bit */
288
Arthur Heymans58a89532018-06-12 22:58:19 +0200289/* Root Port configuratinon space hide */
290#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
291/* Get the function number assigned to a Root Port */
292#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
293/* Set the function number for a Root Port */
294#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
295/* Root Port function number mask */
296#define RPFN_FNMASK(port) (7 << ((port) * 4))
297
298#define TRSR 0x1e00 /* 8bit */
299#define TRCR 0x1e10 /* 64bit */
300#define TWDR 0x1e18 /* 64bit */
301
302#define IOTR0 0x1e80 /* 64bit */
303#define IOTR1 0x1e88 /* 64bit */
304#define IOTR2 0x1e90 /* 64bit */
305#define IOTR3 0x1e98 /* 64bit */
306
Patrick Rudolphbf743502019-03-25 17:05:20 +0100307#define VCNEGPND 2
308
Arthur Heymans58a89532018-06-12 22:58:19 +0200309#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200310
311#define NOINT 0
312#define INTA 1
313#define INTB 2
314#define INTC 3
315#define INTD 4
316
317#define DIR_IDR 12 /* Interrupt D Pin Offset */
318#define DIR_ICR 8 /* Interrupt C Pin Offset */
319#define DIR_IBR 4 /* Interrupt B Pin Offset */
320#define DIR_IAR 0 /* Interrupt A Pin Offset */
321
322#define PIRQA 0
323#define PIRQB 1
324#define PIRQC 2
325#define PIRQD 3
326#define PIRQE 4
327#define PIRQF 5
328#define PIRQG 6
329#define PIRQH 7
330
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200331/* DMI control */
332#define V0CTL 0x2014 /* 32bit */
333#define V0STS 0x201a /* 16bit */
334#define V1CTL 0x2020 /* 32bit */
335#define V1STS 0x2026 /* 16bit */
336#define CIR31 0x2030 /* 32bit */
337#define CIR32 0x2040 /* 32bit */
338#define CIR1 0x2088 /* 32bit */
339#define REC 0x20ac /* 32bit */
340#define LCAP 0x21a4 /* 32bit */
341#define LCTL 0x21a8 /* 16bit */
342#define LSTS 0x21aa /* 16bit */
343#define DLCTL2 0x21b0 /* 16bit */
344#define DMIC 0x2234 /* 32bit */
345#define CIR30 0x2238 /* 32bit */
346#define CIR5 0x228c /* 32bit */
347#define DMC 0x2304 /* 32bit */
348#define CIR6 0x2314 /* 32bit */
349#define CIR9 0x2320 /* 32bit */
350#define DMC2 0x2324 /* 32bit - name guessed */
351
Stefan Reinauer8e073822012-04-04 00:07:22 +0200352/* IO Buffer Programming */
353#define IOBPIRI 0x2330
354#define IOBPD 0x2334
355#define IOBPS 0x2338
356#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
357#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
358#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
359
Arthur Heymans58a89532018-06-12 22:58:19 +0200360#define D31IP 0x3100 /* 32bit */
361#define D31IP_TTIP 24 /* Thermal Throttle Pin */
362#define D31IP_SIP2 20 /* SATA Pin 2 */
363#define D31IP_SMIP 12 /* SMBUS Pin */
364#define D31IP_SIP 8 /* SATA Pin */
365#define D30IP 0x3104 /* 32bit */
366#define D30IP_PIP 0 /* PCI Bridge Pin */
367#define D29IP 0x3108 /* 32bit */
368#define D29IP_E1P 0 /* EHCI #1 Pin */
369#define D28IP 0x310c /* 32bit */
370#define D28IP_P8IP 28 /* PCI Express Port 8 */
371#define D28IP_P7IP 24 /* PCI Express Port 7 */
372#define D28IP_P6IP 20 /* PCI Express Port 6 */
373#define D28IP_P5IP 16 /* PCI Express Port 5 */
374#define D28IP_P4IP 12 /* PCI Express Port 4 */
375#define D28IP_P3IP 8 /* PCI Express Port 3 */
376#define D28IP_P2IP 4 /* PCI Express Port 2 */
377#define D28IP_P1IP 0 /* PCI Express Port 1 */
378#define D27IP 0x3110 /* 32bit */
379#define D27IP_ZIP 0 /* HD Audio Pin */
380#define D26IP 0x3114 /* 32bit */
381#define D26IP_E2P 0 /* EHCI #2 Pin */
382#define D25IP 0x3118 /* 32bit */
383#define D25IP_LIP 0 /* GbE LAN Pin */
384#define D22IP 0x3124 /* 32bit */
385#define D22IP_KTIP 12 /* KT Pin */
386#define D22IP_IDERIP 8 /* IDE-R Pin */
387#define D22IP_MEI2IP 4 /* MEI #2 Pin */
388#define D22IP_MEI1IP 0 /* MEI #1 Pin */
389#define D20IP 0x3128 /* 32bit */
390#define D20IP_XHCIIP 0
391#define D31IR 0x3140 /* 16bit */
392#define D30IR 0x3142 /* 16bit */
393#define D29IR 0x3144 /* 16bit */
394#define D28IR 0x3146 /* 16bit */
395#define D27IR 0x3148 /* 16bit */
396#define D26IR 0x314c /* 16bit */
397#define D25IR 0x3150 /* 16bit */
398#define D22IR 0x315c /* 16bit */
399#define D20IR 0x3160 /* 16bit */
400#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700401#define SOFT_RESET_CTRL 0x38f4
402#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200403
Arthur Heymans58a89532018-06-12 22:58:19 +0200404#define DIR_ROUTE(x,a,b,c,d) \
405 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
406 ((b) << DIR_IBR) | ((a) << DIR_IAR))
407
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200408#define PRSTS 0x3310 /* 32bit */
409#define CIR7 0x3314 /* 32bit */
410#define PM_CFG 0x3318 /* 32bit */
411#define CIR8 0x3324 /* 32bit */
412#define CIR10 0x3340 /* 32bit */
413#define CIR11 0x3344 /* 32bit */
414#define CIR12 0x3360 /* 32bit */
415#define CIR14 0x3368 /* 32bit */
416#define CIR15 0x3378 /* 32bit */
417#define CIR13 0x337c /* 32bit */
418#define CIR16 0x3388 /* 32bit */
419#define CIR18 0x3390 /* 32bit */
420#define CIR17 0x33a0 /* 32bit */
421#define CIR23 0x33b0 /* 32bit */
422#define CIR19 0x33c0 /* 32bit */
423#define PMSYNC_CFG 0x33c8 /* 32bit */
424#define CIR20 0x33cc /* 32bit */
425#define CIR21 0x33d0 /* 32bit */
426#define CIR22 0x33d4 /* 32bit */
427
Arthur Heymans58a89532018-06-12 22:58:19 +0200428#define RC 0x3400 /* 32bit */
429#define HPTC 0x3404 /* 32bit */
430#define GCS 0x3410 /* 32bit */
431#define BUC 0x3414 /* 32bit */
432#define PCH_DISABLE_GBE (1 << 5)
433#define FD 0x3418 /* 32bit */
434#define DISPBDF 0x3424 /* 16bit */
435#define FD2 0x3428 /* 32bit */
436#define CG 0x341c /* 32bit */
437
438/* Function Disable 1 RCBA 0x3418 */
439#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
440#define PCH_DISABLE_P2P (1 << 1)
441#define PCH_DISABLE_SATA1 (1 << 2)
442#define PCH_DISABLE_SMBUS (1 << 3)
443#define PCH_DISABLE_HD_AUDIO (1 << 4)
444#define PCH_DISABLE_EHCI2 (1 << 13)
445#define PCH_DISABLE_LPC (1 << 14)
446#define PCH_DISABLE_EHCI1 (1 << 15)
447#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
448#define PCH_DISABLE_THERMAL (1 << 24)
449#define PCH_DISABLE_SATA2 (1 << 25)
450#define PCH_DISABLE_XHCI (1 << 27)
451
452/* Function Disable 2 RCBA 0x3428 */
453#define PCH_DISABLE_KT (1 << 4)
454#define PCH_DISABLE_IDER (1 << 3)
455#define PCH_DISABLE_MEI2 (1 << 2)
456#define PCH_DISABLE_MEI1 (1 << 1)
457#define PCH_ENABLE_DBDF (1 << 0)
458
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200459/* USB Initialization Registers[13:0] */
460#define USBIR0 0x3500 /* 32bit */
461#define USBIR1 0x3504 /* 32bit */
462#define USBIR2 0x3508 /* 32bit */
463#define USBIR3 0x350c /* 32bit */
464#define USBIR4 0x3510 /* 32bit */
465#define USBIR5 0x3514 /* 32bit */
466#define USBIR6 0x3518 /* 32bit */
467#define USBIR7 0x351c /* 32bit */
468#define USBIR8 0x3520 /* 32bit */
469#define USBIR9 0x3524 /* 32bit */
470#define USBIR10 0x3528 /* 32bit */
471#define USBIR11 0x352c /* 32bit */
472#define USBIR12 0x3530 /* 32bit */
473#define USBIR13 0x3534 /* 32bit */
474
475/* Miscellaneous Control Register */
476#define MISCCTL 0x3590 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100477/* USB Port Disable Override */
478#define USBPDO 0x359c /* 32bit */
479/* USB Overcurrent MAP Register */
480#define USBOCM1 0x35a0 /* 32bit */
481#define USBOCM2 0x35a4 /* 32bit */
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200482/* Rate Matching Hub Wake Control Register */
483#define RMHWKCTL 0x35b0 /* 32bit */
484
485#define CIR24 0x3a28 /* 32bit */
486#define CIR25 0x3a2c /* 32bit */
487#define CIR26 0x3a6c /* 32bit */
488#define CIR27 0x3a80 /* 32bit */
489#define CIR28 0x3a84 /* 32bit */
490#define CIR29 0x3a88 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100491
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200492/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200493#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200494#define XUSB2PRM 0xd4 /* 32bit */
495#define USB3PRM 0xdc /* 32bit */
496
Stefan Reinauer8e073822012-04-04 00:07:22 +0200497/* ICH7 PMBASE */
498#define PM1_STS 0x00
499#define WAK_STS (1 << 15)
500#define PCIEXPWAK_STS (1 << 14)
501#define PRBTNOR_STS (1 << 11)
502#define RTC_STS (1 << 10)
503#define PWRBTN_STS (1 << 8)
504#define GBL_STS (1 << 5)
505#define BM_STS (1 << 4)
506#define TMROF_STS (1 << 0)
507#define PM1_EN 0x02
508#define PCIEXPWAK_DIS (1 << 14)
509#define RTC_EN (1 << 10)
510#define PWRBTN_EN (1 << 8)
511#define GBL_EN (1 << 5)
512#define TMROF_EN (1 << 0)
513#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200514#define GBL_RLS (1 << 2)
515#define BM_RLD (1 << 1)
516#define SCI_EN (1 << 0)
517#define PM1_TMR 0x08
518#define PROC_CNT 0x10
519#define LV2 0x14
520#define LV3 0x15
521#define LV4 0x16
522#define PM2_CNT 0x50 // mobile only
523#define GPE0_STS 0x20
524#define PME_B0_STS (1 << 13)
525#define PME_STS (1 << 11)
526#define BATLOW_STS (1 << 10)
527#define PCI_EXP_STS (1 << 9)
528#define RI_STS (1 << 8)
529#define SMB_WAK_STS (1 << 7)
530#define TCOSCI_STS (1 << 6)
531#define SWGPE_STS (1 << 2)
532#define HOT_PLUG_STS (1 << 1)
533#define GPE0_EN 0x28
534#define PME_B0_EN (1 << 13)
535#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700536#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200537#define SMI_EN 0x30
538#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
539#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
540#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
541#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
542#define MCSMI_EN (1 << 11) // Trap microcontroller range access
543#define BIOS_RLS (1 << 7) // asserts SCI on bit set
544#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
545#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
546#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
547#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
548#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
549#define EOS (1 << 1) // End of SMI (deassert SMI#)
550#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
551#define SMI_STS 0x34
552#define ALT_GP_SMI_EN 0x38
553#define ALT_GP_SMI_STS 0x3a
554#define GPE_CNTL 0x42
555#define DEVACT_STS 0x44
556#define SS_CNT 0x50
557#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700558#define TCO1_STS 0x64
Patrick Rudolph48b24252018-07-27 18:58:06 +0200559#define TCO1_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700560#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700561#define TCO2_STS 0x66
Patrick Rudolph48b24252018-07-27 18:58:06 +0200562#define SECOND_TO_STS (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200563#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200564#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200565#define TCO_LOCK (1 << 12)
566#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200567
568/*
569 * SPI Opcode Menu setup for SPIBAR lockdown
570 * should support most common flash chips.
571 */
572
573#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
574#define SPI_OPTYPE_0 0x01 /* Write, no address */
575
576#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
577#define SPI_OPTYPE_1 0x03 /* Write, address required */
578
579#define SPI_OPMENU_2 0x03 /* READ: Read Data */
580#define SPI_OPTYPE_2 0x02 /* Read, address required */
581
582#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
583#define SPI_OPTYPE_3 0x00 /* Read, no address */
584
585#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
586#define SPI_OPTYPE_4 0x03 /* Write, address required */
587
588#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
589#define SPI_OPTYPE_5 0x00 /* Read, no address */
590
591#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
592#define SPI_OPTYPE_6 0x03 /* Write, address required */
593
Duncan Laurie924342b2012-10-08 14:30:06 -0700594#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
595#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200596
597#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
598 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
599#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
600 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
601
602#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
603 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
604 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
605 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
606
607#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
608
Duncan Lauried4bc0672012-10-11 13:04:14 -0700609#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
610#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
611#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
612#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
613#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
614#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
615#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
616#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
617#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
618#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
619#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
620#define SPIBAR_FADDR 0x3808 /* SPI flash address */
621#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
622
Stefan Reinauer8e073822012-04-04 00:07:22 +0200623#endif /* __ACPI__ */
624#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */