blob: fb8238ad4f934f3980d03f5efe32a3084567aa7d [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Arthur Heymans1f2ae912018-06-12 23:48:30 +020048#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020049
Julius Wernercd49cce2019-03-05 16:53:33 -080050#if CONFIG(SOUTHBRIDGE_INTEL_BD82X6X)
Aaron Durbinb0f81512016-07-25 21:31:41 -050051#define CROS_GPIO_DEVICE_NAME "CougarPoint"
Julius Wernercd49cce2019-03-05 16:53:33 -080052#elif CONFIG(SOUTHBRIDGE_INTEL_C216)
Aaron Durbinb0f81512016-07-25 21:31:41 -050053#define CROS_GPIO_DEVICE_NAME "PantherPoint"
54#endif
55
Stefan Reinauer8e073822012-04-04 00:07:22 +020056#ifndef __ACPI__
57#define DEBUG_PERIODIC_SMIS 0
58
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020059#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070060#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020061#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020062#include "chip.h"
Elyes HAOUASdc035282018-09-18 13:28:49 +020063void pch_enable(struct device *dev);
Marc Jones783f2262013-02-11 14:36:35 -070064#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020065int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070066int pch_silicon_type(void);
67int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020068void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Marc Jones783f2262013-02-11 14:36:35 -070069#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020070void enable_smbus(void);
71void enable_usb_bar(void);
72int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070073int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020074void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020075void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010076void southbridge_rcba_config(void);
77void mainboard_rcba_config(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020078void early_pch_init_native(void);
Patrick Rudolph45d4b172019-03-24 12:27:31 +010079void early_pch_init(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020080
81struct southbridge_usb_port
82{
83 int enabled;
84 int current;
85 int oc_pin;
86};
87
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020088#ifndef __ROMCC__
89extern const struct southbridge_usb_port mainboard_usb_ports[14];
90#endif
91
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020092void
93early_usb_init (const struct southbridge_usb_port *portmap);
94
Stefan Reinauer8e073822012-04-04 00:07:22 +020095#endif
96#endif
97
Patrick Rudolph87b5ff02017-05-28 13:57:04 +020098/* PM I/O Space */
99#define UPRWC 0x3c
100#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
101
Stefan Reinauer8e073822012-04-04 00:07:22 +0200102/* PCI Configuration Space (D30:F0): PCI2PCI */
103#define PSTS 0x06
104#define SMLT 0x1b
105#define SECSTS 0x1e
106#define INTR 0x3c
107#define BCTRL 0x3e
108#define SBR (1 << 6)
109#define SEE (1 << 1)
110#define PERE (1 << 0)
111
112#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
113#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700114#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200115#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
116#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100117#define PCH_IOAPIC_PCI_BUS 250
118#define PCH_IOAPIC_PCI_SLOT 31
119#define PCH_HPET_PCI_BUS 250
120#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200121
122/* PCI Configuration Space (D31:F0): LPC */
123#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
124#define SERIRQ_CNTL 0x64
125
126#define GEN_PMCON_1 0xa0
127#define GEN_PMCON_2 0xa2
128#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200129#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200130#define ETR3 0xac
131#define ETR3_CWORWRE (1 << 18)
132#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200133#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200134
135/* GEN_PMCON_3 bits */
136#define RTC_BATTERY_DEAD (1 << 2)
137#define RTC_POWER_FAILED (1 << 1)
138#define SLEEP_AFTER_POWER_FAIL (1 << 0)
139
140#define PMBASE 0x40
141#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200142#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200143#define BIOS_CNTL 0xDC
144#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
145#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200146
Stefan Reinauer8e073822012-04-04 00:07:22 +0200147#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200148#define GPI_DISABLE 0x00
149#define GPI_IS_SMI 0x01
150#define GPI_IS_SCI 0x02
151#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200152
153#define PIRQA_ROUT 0x60
154#define PIRQB_ROUT 0x61
155#define PIRQC_ROUT 0x62
156#define PIRQD_ROUT 0x63
157#define PIRQE_ROUT 0x68
158#define PIRQF_ROUT 0x69
159#define PIRQG_ROUT 0x6A
160#define PIRQH_ROUT 0x6B
161
Nico Huberb2dae792015-10-26 12:34:02 +0100162#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
163#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
164
Stefan Reinauer8e073822012-04-04 00:07:22 +0200165#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
166#define LPC_EN 0x82 /* LPC IF Enables Register */
167#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
168#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
169#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
170#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
171#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
172#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
173#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
174#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
175#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
176#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
177#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
178#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
179#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
180#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Peter Lemenkov9b7ae2f2018-10-09 13:09:07 +0200181#define LGMR 0x98 /* LPC Generic Memory Range */
182#define BIOS_DEC_EN1 0xd8 /* BIOS Decode Enable */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200183
184/* PCI Configuration Space (D31:F1): IDE */
185#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
186#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
187#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
188#define INTR_LN 0x3c
189#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
190#define IDE_DECODE_ENABLE (1 << 15)
191#define IDE_SITRE (1 << 14)
192#define IDE_ISP_5_CLOCKS (0 << 12)
193#define IDE_ISP_4_CLOCKS (1 << 12)
194#define IDE_ISP_3_CLOCKS (2 << 12)
195#define IDE_RCT_4_CLOCKS (0 << 8)
196#define IDE_RCT_3_CLOCKS (1 << 8)
197#define IDE_RCT_2_CLOCKS (2 << 8)
198#define IDE_RCT_1_CLOCKS (3 << 8)
199#define IDE_DTE1 (1 << 7)
200#define IDE_PPE1 (1 << 6)
201#define IDE_IE1 (1 << 5)
202#define IDE_TIME1 (1 << 4)
203#define IDE_DTE0 (1 << 3)
204#define IDE_PPE0 (1 << 2)
205#define IDE_IE0 (1 << 1)
206#define IDE_TIME0 (1 << 0)
207#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
208
209#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
210#define IDE_SSDE1 (1 << 3)
211#define IDE_SSDE0 (1 << 2)
212#define IDE_PSDE1 (1 << 1)
213#define IDE_PSDE0 (1 << 0)
214
215#define IDE_SDMA_TIM 0x4a
216
217#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
218#define SIG_MODE_SEC_NORMAL (0 << 18)
219#define SIG_MODE_SEC_TRISTATE (1 << 18)
220#define SIG_MODE_SEC_DRIVELOW (2 << 18)
221#define SIG_MODE_PRI_NORMAL (0 << 16)
222#define SIG_MODE_PRI_TRISTATE (1 << 16)
223#define SIG_MODE_PRI_DRIVELOW (2 << 16)
224#define FAST_SCB1 (1 << 15)
225#define FAST_SCB0 (1 << 14)
226#define FAST_PCB1 (1 << 13)
227#define FAST_PCB0 (1 << 12)
228#define SCB1 (1 << 3)
229#define SCB0 (1 << 2)
230#define PCB1 (1 << 1)
231#define PCB0 (1 << 0)
232
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700233#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
234#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200235#define SATA_SP 0xd0 /* Scratchpad */
236
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700237/* SATA IOBP Registers */
238#define SATA_IOBP_SP0G3IR 0xea000151
239#define SATA_IOBP_SP1G3IR 0xea000051
240
Stefan Reinauer8e073822012-04-04 00:07:22 +0200241/* PCI Configuration Space (D31:F3): SMBus */
242#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
243#define SMB_BASE 0x20
244#define HOSTC 0x40
245#define SMB_RCV_SLVA 0x09
246
247/* HOSTC bits */
248#define I2C_EN (1 << 2)
249#define SMB_SMI_EN (1 << 1)
250#define HST_EN (1 << 0)
251
Stefan Reinauer8e073822012-04-04 00:07:22 +0200252/* Southbridge IO BARs */
253
254#define GPIOBASE 0x48
255
256#define PMBASE 0x40
257
Arthur Heymans58a89532018-06-12 22:58:19 +0200258#define VCH 0x0000 /* 32bit */
259#define VCAP1 0x0004 /* 32bit */
260#define VCAP2 0x0008 /* 32bit */
261#define PVC 0x000c /* 16bit */
262#define PVS 0x000e /* 16bit */
263
264#define V0CAP 0x0010 /* 32bit */
265#define V0CTL 0x0014 /* 32bit */
266#define V0STS 0x001a /* 16bit */
267
268#define V1CAP 0x001c /* 32bit */
269#define V1CTL 0x0020 /* 32bit */
270#define V1STS 0x0026 /* 16bit */
271
272#define RCTCL 0x0100 /* 32bit */
273#define ESD 0x0104 /* 32bit */
274#define ULD 0x0110 /* 32bit */
275#define ULBA 0x0118 /* 64bit */
276
277#define RP1D 0x0120 /* 32bit */
278#define RP1BA 0x0128 /* 64bit */
279#define RP2D 0x0130 /* 32bit */
280#define RP2BA 0x0138 /* 64bit */
281#define RP3D 0x0140 /* 32bit */
282#define RP3BA 0x0148 /* 64bit */
283#define RP4D 0x0150 /* 32bit */
284#define RP4BA 0x0158 /* 64bit */
285#define HDD 0x0160 /* 32bit */
286#define HDBA 0x0168 /* 64bit */
287#define RP5D 0x0170 /* 32bit */
288#define RP5BA 0x0178 /* 64bit */
289#define RP6D 0x0180 /* 32bit */
290#define RP6BA 0x0188 /* 64bit */
291
292#define RPC 0x0400 /* 32bit */
293#define RPFN 0x0404 /* 32bit */
294
295/* Root Port configuratinon space hide */
296#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
297/* Get the function number assigned to a Root Port */
298#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
299/* Set the function number for a Root Port */
300#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
301/* Root Port function number mask */
302#define RPFN_FNMASK(port) (7 << ((port) * 4))
303
304#define TRSR 0x1e00 /* 8bit */
305#define TRCR 0x1e10 /* 64bit */
306#define TWDR 0x1e18 /* 64bit */
307
308#define IOTR0 0x1e80 /* 64bit */
309#define IOTR1 0x1e88 /* 64bit */
310#define IOTR2 0x1e90 /* 64bit */
311#define IOTR3 0x1e98 /* 64bit */
312
Patrick Rudolphbf743502019-03-25 17:05:20 +0100313#define VCNEGPND 2
314
Arthur Heymans58a89532018-06-12 22:58:19 +0200315#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200316
317#define NOINT 0
318#define INTA 1
319#define INTB 2
320#define INTC 3
321#define INTD 4
322
323#define DIR_IDR 12 /* Interrupt D Pin Offset */
324#define DIR_ICR 8 /* Interrupt C Pin Offset */
325#define DIR_IBR 4 /* Interrupt B Pin Offset */
326#define DIR_IAR 0 /* Interrupt A Pin Offset */
327
328#define PIRQA 0
329#define PIRQB 1
330#define PIRQC 2
331#define PIRQD 3
332#define PIRQE 4
333#define PIRQF 5
334#define PIRQG 6
335#define PIRQH 7
336
337/* IO Buffer Programming */
338#define IOBPIRI 0x2330
339#define IOBPD 0x2334
340#define IOBPS 0x2338
341#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
342#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
343#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
344
Arthur Heymans58a89532018-06-12 22:58:19 +0200345#define D31IP 0x3100 /* 32bit */
346#define D31IP_TTIP 24 /* Thermal Throttle Pin */
347#define D31IP_SIP2 20 /* SATA Pin 2 */
348#define D31IP_SMIP 12 /* SMBUS Pin */
349#define D31IP_SIP 8 /* SATA Pin */
350#define D30IP 0x3104 /* 32bit */
351#define D30IP_PIP 0 /* PCI Bridge Pin */
352#define D29IP 0x3108 /* 32bit */
353#define D29IP_E1P 0 /* EHCI #1 Pin */
354#define D28IP 0x310c /* 32bit */
355#define D28IP_P8IP 28 /* PCI Express Port 8 */
356#define D28IP_P7IP 24 /* PCI Express Port 7 */
357#define D28IP_P6IP 20 /* PCI Express Port 6 */
358#define D28IP_P5IP 16 /* PCI Express Port 5 */
359#define D28IP_P4IP 12 /* PCI Express Port 4 */
360#define D28IP_P3IP 8 /* PCI Express Port 3 */
361#define D28IP_P2IP 4 /* PCI Express Port 2 */
362#define D28IP_P1IP 0 /* PCI Express Port 1 */
363#define D27IP 0x3110 /* 32bit */
364#define D27IP_ZIP 0 /* HD Audio Pin */
365#define D26IP 0x3114 /* 32bit */
366#define D26IP_E2P 0 /* EHCI #2 Pin */
367#define D25IP 0x3118 /* 32bit */
368#define D25IP_LIP 0 /* GbE LAN Pin */
369#define D22IP 0x3124 /* 32bit */
370#define D22IP_KTIP 12 /* KT Pin */
371#define D22IP_IDERIP 8 /* IDE-R Pin */
372#define D22IP_MEI2IP 4 /* MEI #2 Pin */
373#define D22IP_MEI1IP 0 /* MEI #1 Pin */
374#define D20IP 0x3128 /* 32bit */
375#define D20IP_XHCIIP 0
376#define D31IR 0x3140 /* 16bit */
377#define D30IR 0x3142 /* 16bit */
378#define D29IR 0x3144 /* 16bit */
379#define D28IR 0x3146 /* 16bit */
380#define D27IR 0x3148 /* 16bit */
381#define D26IR 0x314c /* 16bit */
382#define D25IR 0x3150 /* 16bit */
383#define D22IR 0x315c /* 16bit */
384#define D20IR 0x3160 /* 16bit */
385#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700386#define SOFT_RESET_CTRL 0x38f4
387#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200388
Arthur Heymans58a89532018-06-12 22:58:19 +0200389#define DIR_ROUTE(x,a,b,c,d) \
390 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
391 ((b) << DIR_IBR) | ((a) << DIR_IAR))
392
393#define RC 0x3400 /* 32bit */
394#define HPTC 0x3404 /* 32bit */
395#define GCS 0x3410 /* 32bit */
396#define BUC 0x3414 /* 32bit */
397#define PCH_DISABLE_GBE (1 << 5)
398#define FD 0x3418 /* 32bit */
399#define DISPBDF 0x3424 /* 16bit */
400#define FD2 0x3428 /* 32bit */
401#define CG 0x341c /* 32bit */
402
403/* Function Disable 1 RCBA 0x3418 */
404#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
405#define PCH_DISABLE_P2P (1 << 1)
406#define PCH_DISABLE_SATA1 (1 << 2)
407#define PCH_DISABLE_SMBUS (1 << 3)
408#define PCH_DISABLE_HD_AUDIO (1 << 4)
409#define PCH_DISABLE_EHCI2 (1 << 13)
410#define PCH_DISABLE_LPC (1 << 14)
411#define PCH_DISABLE_EHCI1 (1 << 15)
412#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
413#define PCH_DISABLE_THERMAL (1 << 24)
414#define PCH_DISABLE_SATA2 (1 << 25)
415#define PCH_DISABLE_XHCI (1 << 27)
416
417/* Function Disable 2 RCBA 0x3428 */
418#define PCH_DISABLE_KT (1 << 4)
419#define PCH_DISABLE_IDER (1 << 3)
420#define PCH_DISABLE_MEI2 (1 << 2)
421#define PCH_DISABLE_MEI1 (1 << 1)
422#define PCH_ENABLE_DBDF (1 << 0)
423
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100424/* USB Port Disable Override */
425#define USBPDO 0x359c /* 32bit */
426/* USB Overcurrent MAP Register */
427#define USBOCM1 0x35a0 /* 32bit */
428#define USBOCM2 0x35a4 /* 32bit */
429
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200430/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200431#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200432#define XUSB2PRM 0xd4 /* 32bit */
433#define USB3PRM 0xdc /* 32bit */
434
Stefan Reinauer8e073822012-04-04 00:07:22 +0200435/* ICH7 PMBASE */
436#define PM1_STS 0x00
437#define WAK_STS (1 << 15)
438#define PCIEXPWAK_STS (1 << 14)
439#define PRBTNOR_STS (1 << 11)
440#define RTC_STS (1 << 10)
441#define PWRBTN_STS (1 << 8)
442#define GBL_STS (1 << 5)
443#define BM_STS (1 << 4)
444#define TMROF_STS (1 << 0)
445#define PM1_EN 0x02
446#define PCIEXPWAK_DIS (1 << 14)
447#define RTC_EN (1 << 10)
448#define PWRBTN_EN (1 << 8)
449#define GBL_EN (1 << 5)
450#define TMROF_EN (1 << 0)
451#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200452#define GBL_RLS (1 << 2)
453#define BM_RLD (1 << 1)
454#define SCI_EN (1 << 0)
455#define PM1_TMR 0x08
456#define PROC_CNT 0x10
457#define LV2 0x14
458#define LV3 0x15
459#define LV4 0x16
460#define PM2_CNT 0x50 // mobile only
461#define GPE0_STS 0x20
462#define PME_B0_STS (1 << 13)
463#define PME_STS (1 << 11)
464#define BATLOW_STS (1 << 10)
465#define PCI_EXP_STS (1 << 9)
466#define RI_STS (1 << 8)
467#define SMB_WAK_STS (1 << 7)
468#define TCOSCI_STS (1 << 6)
469#define SWGPE_STS (1 << 2)
470#define HOT_PLUG_STS (1 << 1)
471#define GPE0_EN 0x28
472#define PME_B0_EN (1 << 13)
473#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700474#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200475#define SMI_EN 0x30
476#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
477#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
478#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
479#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
480#define MCSMI_EN (1 << 11) // Trap microcontroller range access
481#define BIOS_RLS (1 << 7) // asserts SCI on bit set
482#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
483#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
484#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
485#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
486#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
487#define EOS (1 << 1) // End of SMI (deassert SMI#)
488#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
489#define SMI_STS 0x34
490#define ALT_GP_SMI_EN 0x38
491#define ALT_GP_SMI_STS 0x3a
492#define GPE_CNTL 0x42
493#define DEVACT_STS 0x44
494#define SS_CNT 0x50
495#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700496#define TCO1_STS 0x64
Patrick Rudolph48b24252018-07-27 18:58:06 +0200497#define TCO1_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700498#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700499#define TCO2_STS 0x66
Patrick Rudolph48b24252018-07-27 18:58:06 +0200500#define SECOND_TO_STS (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200501#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200502#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200503#define TCO_LOCK (1 << 12)
504#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200505
506/*
507 * SPI Opcode Menu setup for SPIBAR lockdown
508 * should support most common flash chips.
509 */
510
511#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
512#define SPI_OPTYPE_0 0x01 /* Write, no address */
513
514#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
515#define SPI_OPTYPE_1 0x03 /* Write, address required */
516
517#define SPI_OPMENU_2 0x03 /* READ: Read Data */
518#define SPI_OPTYPE_2 0x02 /* Read, address required */
519
520#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
521#define SPI_OPTYPE_3 0x00 /* Read, no address */
522
523#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
524#define SPI_OPTYPE_4 0x03 /* Write, address required */
525
526#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
527#define SPI_OPTYPE_5 0x00 /* Read, no address */
528
529#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
530#define SPI_OPTYPE_6 0x03 /* Write, address required */
531
Duncan Laurie924342b2012-10-08 14:30:06 -0700532#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
533#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200534
535#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
536 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
537#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
538 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
539
540#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
541 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
542 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
543 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
544
545#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
546
Duncan Lauried4bc0672012-10-11 13:04:14 -0700547#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
548#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
549#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
550#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
551#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
552#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
553#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
554#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
555#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
556#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
557#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
558#define SPIBAR_FADDR 0x3808 /* SPI flash address */
559#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
560
Stefan Reinauer8e073822012-04-04 00:07:22 +0200561#endif /* __ACPI__ */
562#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */