blob: d4cd86eaa5187f79dbbe02fe98bef7c75f9b0bf9 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Arthur Heymans1f2ae912018-06-12 23:48:30 +020048#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020049
Julius Wernercd49cce2019-03-05 16:53:33 -080050#if CONFIG(SOUTHBRIDGE_INTEL_BD82X6X)
Aaron Durbinb0f81512016-07-25 21:31:41 -050051#define CROS_GPIO_DEVICE_NAME "CougarPoint"
Julius Wernercd49cce2019-03-05 16:53:33 -080052#elif CONFIG(SOUTHBRIDGE_INTEL_C216)
Aaron Durbinb0f81512016-07-25 21:31:41 -050053#define CROS_GPIO_DEVICE_NAME "PantherPoint"
54#endif
55
Stefan Reinauer8e073822012-04-04 00:07:22 +020056#ifndef __ACPI__
57#define DEBUG_PERIODIC_SMIS 0
58
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030059
Stefan Reinauer8e073822012-04-04 00:07:22 +020060int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070061int pch_silicon_type(void);
62int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020063void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030064
Stefan Reinauer8e073822012-04-04 00:07:22 +020065void enable_smbus(void);
66void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030067
68#if ENV_ROMSTAGE
Martin Rothff744bf2019-10-23 21:46:03 -060069int smbus_read_byte(unsigned int device, unsigned int address);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030070#endif
71
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020072void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020073void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010074void southbridge_rcba_config(void);
Arthur Heymans9c538342019-11-12 16:42:33 +010075/* Optional mainboard hook to do additional configuration
76 on the RCBA config space. It is called after the raminit. */
77void mainboard_late_rcba_config(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020078void early_pch_init_native(void);
Patrick Rudolph45d4b172019-03-24 12:27:31 +010079void early_pch_init(void);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010080void early_pch_init_native_dmi_pre(void);
81void early_pch_init_native_dmi_post(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020082
83struct southbridge_usb_port
84{
85 int enabled;
86 int current;
87 int oc_pin;
88};
89
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020090#ifndef __ROMCC__
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030091void pch_enable(struct device *dev);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020092extern const struct southbridge_usb_port mainboard_usb_ports[14];
93#endif
94
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030095void early_usb_init(const struct southbridge_usb_port *portmap);
Stefan Reinauer8e073822012-04-04 00:07:22 +020096
Patrick Rudolph87b5ff02017-05-28 13:57:04 +020097/* PM I/O Space */
98#define UPRWC 0x3c
99#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
100
Stefan Reinauer8e073822012-04-04 00:07:22 +0200101/* PCI Configuration Space (D30:F0): PCI2PCI */
102#define PSTS 0x06
103#define SMLT 0x1b
104#define SECSTS 0x1e
105#define INTR 0x3c
Stefan Reinauer8e073822012-04-04 00:07:22 +0200106
107#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
108#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700109#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200110#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
111#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100112#define PCH_IOAPIC_PCI_BUS 250
113#define PCH_IOAPIC_PCI_SLOT 31
114#define PCH_HPET_PCI_BUS 250
115#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200116
117/* PCI Configuration Space (D31:F0): LPC */
118#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
119#define SERIRQ_CNTL 0x64
120
121#define GEN_PMCON_1 0xa0
122#define GEN_PMCON_2 0xa2
123#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200124#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200125#define ETR3 0xac
126#define ETR3_CWORWRE (1 << 18)
127#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200128#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200129
130/* GEN_PMCON_3 bits */
131#define RTC_BATTERY_DEAD (1 << 2)
132#define RTC_POWER_FAILED (1 << 1)
133#define SLEEP_AFTER_POWER_FAIL (1 << 0)
134
135#define PMBASE 0x40
136#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200137#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200138#define BIOS_CNTL 0xDC
139#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
140#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200141
Stefan Reinauer8e073822012-04-04 00:07:22 +0200142#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200143#define GPI_DISABLE 0x00
144#define GPI_IS_SMI 0x01
145#define GPI_IS_SCI 0x02
146#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200147
148#define PIRQA_ROUT 0x60
149#define PIRQB_ROUT 0x61
150#define PIRQC_ROUT 0x62
151#define PIRQD_ROUT 0x63
152#define PIRQE_ROUT 0x68
153#define PIRQF_ROUT 0x69
154#define PIRQG_ROUT 0x6A
155#define PIRQH_ROUT 0x6B
156
Nico Huberb2dae792015-10-26 12:34:02 +0100157#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
158#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
159
Stefan Reinauer8e073822012-04-04 00:07:22 +0200160#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
161#define LPC_EN 0x82 /* LPC IF Enables Register */
162#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
163#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
164#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
165#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
166#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
167#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
168#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
169#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
170#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
171#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
172#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
173#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
174#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
175#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Peter Lemenkov9b7ae2f2018-10-09 13:09:07 +0200176#define LGMR 0x98 /* LPC Generic Memory Range */
177#define BIOS_DEC_EN1 0xd8 /* BIOS Decode Enable */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200178
179/* PCI Configuration Space (D31:F1): IDE */
180#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
181#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
182#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
183#define INTR_LN 0x3c
184#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
185#define IDE_DECODE_ENABLE (1 << 15)
186#define IDE_SITRE (1 << 14)
187#define IDE_ISP_5_CLOCKS (0 << 12)
188#define IDE_ISP_4_CLOCKS (1 << 12)
189#define IDE_ISP_3_CLOCKS (2 << 12)
190#define IDE_RCT_4_CLOCKS (0 << 8)
191#define IDE_RCT_3_CLOCKS (1 << 8)
192#define IDE_RCT_2_CLOCKS (2 << 8)
193#define IDE_RCT_1_CLOCKS (3 << 8)
194#define IDE_DTE1 (1 << 7)
195#define IDE_PPE1 (1 << 6)
196#define IDE_IE1 (1 << 5)
197#define IDE_TIME1 (1 << 4)
198#define IDE_DTE0 (1 << 3)
199#define IDE_PPE0 (1 << 2)
200#define IDE_IE0 (1 << 1)
201#define IDE_TIME0 (1 << 0)
202#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
203
204#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
205#define IDE_SSDE1 (1 << 3)
206#define IDE_SSDE0 (1 << 2)
207#define IDE_PSDE1 (1 << 1)
208#define IDE_PSDE0 (1 << 0)
209
210#define IDE_SDMA_TIM 0x4a
211
212#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
213#define SIG_MODE_SEC_NORMAL (0 << 18)
214#define SIG_MODE_SEC_TRISTATE (1 << 18)
215#define SIG_MODE_SEC_DRIVELOW (2 << 18)
216#define SIG_MODE_PRI_NORMAL (0 << 16)
217#define SIG_MODE_PRI_TRISTATE (1 << 16)
218#define SIG_MODE_PRI_DRIVELOW (2 << 16)
219#define FAST_SCB1 (1 << 15)
220#define FAST_SCB0 (1 << 14)
221#define FAST_PCB1 (1 << 13)
222#define FAST_PCB0 (1 << 12)
223#define SCB1 (1 << 3)
224#define SCB0 (1 << 2)
225#define PCB1 (1 << 1)
226#define PCB0 (1 << 0)
227
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700228#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
229#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200230#define SATA_SP 0xd0 /* Scratchpad */
231
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700232/* SATA IOBP Registers */
233#define SATA_IOBP_SP0G3IR 0xea000151
234#define SATA_IOBP_SP1G3IR 0xea000051
235
Stefan Reinauer8e073822012-04-04 00:07:22 +0200236/* PCI Configuration Space (D31:F3): SMBus */
237#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
238#define SMB_BASE 0x20
239#define HOSTC 0x40
240#define SMB_RCV_SLVA 0x09
241
242/* HOSTC bits */
243#define I2C_EN (1 << 2)
244#define SMB_SMI_EN (1 << 1)
245#define HST_EN (1 << 0)
246
Stefan Reinauer8e073822012-04-04 00:07:22 +0200247/* Southbridge IO BARs */
248
249#define GPIOBASE 0x48
250
251#define PMBASE 0x40
252
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200253#define CIR0 0x0050 /* 32bit */
254#define TCLOCKDN (1u << 31)
Arthur Heymans58a89532018-06-12 22:58:19 +0200255
256#define RCTCL 0x0100 /* 32bit */
257#define ESD 0x0104 /* 32bit */
258#define ULD 0x0110 /* 32bit */
259#define ULBA 0x0118 /* 64bit */
260
261#define RP1D 0x0120 /* 32bit */
262#define RP1BA 0x0128 /* 64bit */
263#define RP2D 0x0130 /* 32bit */
264#define RP2BA 0x0138 /* 64bit */
265#define RP3D 0x0140 /* 32bit */
266#define RP3BA 0x0148 /* 64bit */
267#define RP4D 0x0150 /* 32bit */
268#define RP4BA 0x0158 /* 64bit */
269#define HDD 0x0160 /* 32bit */
270#define HDBA 0x0168 /* 64bit */
271#define RP5D 0x0170 /* 32bit */
272#define RP5BA 0x0178 /* 64bit */
273#define RP6D 0x0180 /* 32bit */
274#define RP6BA 0x0188 /* 64bit */
275
276#define RPC 0x0400 /* 32bit */
277#define RPFN 0x0404 /* 32bit */
278
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200279#define CIR2 0x900 /* 16bit */
280#define CIR3 0x1100 /* 16bit */
281#define UPDCR 0x1114 /* 32bit */
282
Arthur Heymans58a89532018-06-12 22:58:19 +0200283/* Root Port configuratinon space hide */
284#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
285/* Get the function number assigned to a Root Port */
286#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
287/* Set the function number for a Root Port */
288#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
289/* Root Port function number mask */
290#define RPFN_FNMASK(port) (7 << ((port) * 4))
291
292#define TRSR 0x1e00 /* 8bit */
293#define TRCR 0x1e10 /* 64bit */
294#define TWDR 0x1e18 /* 64bit */
295
296#define IOTR0 0x1e80 /* 64bit */
297#define IOTR1 0x1e88 /* 64bit */
298#define IOTR2 0x1e90 /* 64bit */
299#define IOTR3 0x1e98 /* 64bit */
300
Patrick Rudolphbf743502019-03-25 17:05:20 +0100301#define VCNEGPND 2
302
Arthur Heymans58a89532018-06-12 22:58:19 +0200303#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200304
305#define NOINT 0
306#define INTA 1
307#define INTB 2
308#define INTC 3
309#define INTD 4
310
311#define DIR_IDR 12 /* Interrupt D Pin Offset */
312#define DIR_ICR 8 /* Interrupt C Pin Offset */
313#define DIR_IBR 4 /* Interrupt B Pin Offset */
314#define DIR_IAR 0 /* Interrupt A Pin Offset */
315
316#define PIRQA 0
317#define PIRQB 1
318#define PIRQC 2
319#define PIRQD 3
320#define PIRQE 4
321#define PIRQF 5
322#define PIRQG 6
323#define PIRQH 7
324
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200325/* DMI control */
326#define V0CTL 0x2014 /* 32bit */
327#define V0STS 0x201a /* 16bit */
328#define V1CTL 0x2020 /* 32bit */
329#define V1STS 0x2026 /* 16bit */
330#define CIR31 0x2030 /* 32bit */
331#define CIR32 0x2040 /* 32bit */
332#define CIR1 0x2088 /* 32bit */
333#define REC 0x20ac /* 32bit */
334#define LCAP 0x21a4 /* 32bit */
335#define LCTL 0x21a8 /* 16bit */
336#define LSTS 0x21aa /* 16bit */
337#define DLCTL2 0x21b0 /* 16bit */
338#define DMIC 0x2234 /* 32bit */
339#define CIR30 0x2238 /* 32bit */
340#define CIR5 0x228c /* 32bit */
341#define DMC 0x2304 /* 32bit */
342#define CIR6 0x2314 /* 32bit */
343#define CIR9 0x2320 /* 32bit */
344#define DMC2 0x2324 /* 32bit - name guessed */
345
Stefan Reinauer8e073822012-04-04 00:07:22 +0200346/* IO Buffer Programming */
347#define IOBPIRI 0x2330
348#define IOBPD 0x2334
349#define IOBPS 0x2338
350#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
351#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
352#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
353
Arthur Heymans58a89532018-06-12 22:58:19 +0200354#define D31IP 0x3100 /* 32bit */
355#define D31IP_TTIP 24 /* Thermal Throttle Pin */
356#define D31IP_SIP2 20 /* SATA Pin 2 */
357#define D31IP_SMIP 12 /* SMBUS Pin */
358#define D31IP_SIP 8 /* SATA Pin */
359#define D30IP 0x3104 /* 32bit */
360#define D30IP_PIP 0 /* PCI Bridge Pin */
361#define D29IP 0x3108 /* 32bit */
362#define D29IP_E1P 0 /* EHCI #1 Pin */
363#define D28IP 0x310c /* 32bit */
364#define D28IP_P8IP 28 /* PCI Express Port 8 */
365#define D28IP_P7IP 24 /* PCI Express Port 7 */
366#define D28IP_P6IP 20 /* PCI Express Port 6 */
367#define D28IP_P5IP 16 /* PCI Express Port 5 */
368#define D28IP_P4IP 12 /* PCI Express Port 4 */
369#define D28IP_P3IP 8 /* PCI Express Port 3 */
370#define D28IP_P2IP 4 /* PCI Express Port 2 */
371#define D28IP_P1IP 0 /* PCI Express Port 1 */
372#define D27IP 0x3110 /* 32bit */
373#define D27IP_ZIP 0 /* HD Audio Pin */
374#define D26IP 0x3114 /* 32bit */
375#define D26IP_E2P 0 /* EHCI #2 Pin */
376#define D25IP 0x3118 /* 32bit */
377#define D25IP_LIP 0 /* GbE LAN Pin */
378#define D22IP 0x3124 /* 32bit */
379#define D22IP_KTIP 12 /* KT Pin */
380#define D22IP_IDERIP 8 /* IDE-R Pin */
381#define D22IP_MEI2IP 4 /* MEI #2 Pin */
382#define D22IP_MEI1IP 0 /* MEI #1 Pin */
383#define D20IP 0x3128 /* 32bit */
384#define D20IP_XHCIIP 0
385#define D31IR 0x3140 /* 16bit */
386#define D30IR 0x3142 /* 16bit */
387#define D29IR 0x3144 /* 16bit */
388#define D28IR 0x3146 /* 16bit */
389#define D27IR 0x3148 /* 16bit */
390#define D26IR 0x314c /* 16bit */
391#define D25IR 0x3150 /* 16bit */
392#define D22IR 0x315c /* 16bit */
393#define D20IR 0x3160 /* 16bit */
394#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700395#define SOFT_RESET_CTRL 0x38f4
396#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200397
Arthur Heymans58a89532018-06-12 22:58:19 +0200398#define DIR_ROUTE(x,a,b,c,d) \
399 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
400 ((b) << DIR_IBR) | ((a) << DIR_IAR))
401
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200402#define PRSTS 0x3310 /* 32bit */
403#define CIR7 0x3314 /* 32bit */
404#define PM_CFG 0x3318 /* 32bit */
405#define CIR8 0x3324 /* 32bit */
406#define CIR10 0x3340 /* 32bit */
407#define CIR11 0x3344 /* 32bit */
408#define CIR12 0x3360 /* 32bit */
409#define CIR14 0x3368 /* 32bit */
410#define CIR15 0x3378 /* 32bit */
411#define CIR13 0x337c /* 32bit */
412#define CIR16 0x3388 /* 32bit */
413#define CIR18 0x3390 /* 32bit */
414#define CIR17 0x33a0 /* 32bit */
415#define CIR23 0x33b0 /* 32bit */
416#define CIR19 0x33c0 /* 32bit */
417#define PMSYNC_CFG 0x33c8 /* 32bit */
418#define CIR20 0x33cc /* 32bit */
419#define CIR21 0x33d0 /* 32bit */
420#define CIR22 0x33d4 /* 32bit */
421
Arthur Heymans58a89532018-06-12 22:58:19 +0200422#define RC 0x3400 /* 32bit */
423#define HPTC 0x3404 /* 32bit */
424#define GCS 0x3410 /* 32bit */
425#define BUC 0x3414 /* 32bit */
426#define PCH_DISABLE_GBE (1 << 5)
427#define FD 0x3418 /* 32bit */
428#define DISPBDF 0x3424 /* 16bit */
429#define FD2 0x3428 /* 32bit */
430#define CG 0x341c /* 32bit */
431
432/* Function Disable 1 RCBA 0x3418 */
433#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
434#define PCH_DISABLE_P2P (1 << 1)
435#define PCH_DISABLE_SATA1 (1 << 2)
436#define PCH_DISABLE_SMBUS (1 << 3)
437#define PCH_DISABLE_HD_AUDIO (1 << 4)
438#define PCH_DISABLE_EHCI2 (1 << 13)
439#define PCH_DISABLE_LPC (1 << 14)
440#define PCH_DISABLE_EHCI1 (1 << 15)
441#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
442#define PCH_DISABLE_THERMAL (1 << 24)
443#define PCH_DISABLE_SATA2 (1 << 25)
444#define PCH_DISABLE_XHCI (1 << 27)
445
446/* Function Disable 2 RCBA 0x3428 */
447#define PCH_DISABLE_KT (1 << 4)
448#define PCH_DISABLE_IDER (1 << 3)
449#define PCH_DISABLE_MEI2 (1 << 2)
450#define PCH_DISABLE_MEI1 (1 << 1)
451#define PCH_ENABLE_DBDF (1 << 0)
452
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200453/* USB Initialization Registers[13:0] */
454#define USBIR0 0x3500 /* 32bit */
455#define USBIR1 0x3504 /* 32bit */
456#define USBIR2 0x3508 /* 32bit */
457#define USBIR3 0x350c /* 32bit */
458#define USBIR4 0x3510 /* 32bit */
459#define USBIR5 0x3514 /* 32bit */
460#define USBIR6 0x3518 /* 32bit */
461#define USBIR7 0x351c /* 32bit */
462#define USBIR8 0x3520 /* 32bit */
463#define USBIR9 0x3524 /* 32bit */
464#define USBIR10 0x3528 /* 32bit */
465#define USBIR11 0x352c /* 32bit */
466#define USBIR12 0x3530 /* 32bit */
467#define USBIR13 0x3534 /* 32bit */
468
469/* Miscellaneous Control Register */
470#define MISCCTL 0x3590 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100471/* USB Port Disable Override */
472#define USBPDO 0x359c /* 32bit */
473/* USB Overcurrent MAP Register */
474#define USBOCM1 0x35a0 /* 32bit */
475#define USBOCM2 0x35a4 /* 32bit */
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200476/* Rate Matching Hub Wake Control Register */
477#define RMHWKCTL 0x35b0 /* 32bit */
478
479#define CIR24 0x3a28 /* 32bit */
480#define CIR25 0x3a2c /* 32bit */
481#define CIR26 0x3a6c /* 32bit */
482#define CIR27 0x3a80 /* 32bit */
483#define CIR28 0x3a84 /* 32bit */
484#define CIR29 0x3a88 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100485
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200486/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200487#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200488#define XUSB2PRM 0xd4 /* 32bit */
489#define USB3PRM 0xdc /* 32bit */
490
Stefan Reinauer8e073822012-04-04 00:07:22 +0200491/* ICH7 PMBASE */
492#define PM1_STS 0x00
493#define WAK_STS (1 << 15)
494#define PCIEXPWAK_STS (1 << 14)
495#define PRBTNOR_STS (1 << 11)
496#define RTC_STS (1 << 10)
497#define PWRBTN_STS (1 << 8)
498#define GBL_STS (1 << 5)
499#define BM_STS (1 << 4)
500#define TMROF_STS (1 << 0)
501#define PM1_EN 0x02
502#define PCIEXPWAK_DIS (1 << 14)
503#define RTC_EN (1 << 10)
504#define PWRBTN_EN (1 << 8)
505#define GBL_EN (1 << 5)
506#define TMROF_EN (1 << 0)
507#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200508#define GBL_RLS (1 << 2)
509#define BM_RLD (1 << 1)
510#define SCI_EN (1 << 0)
511#define PM1_TMR 0x08
512#define PROC_CNT 0x10
513#define LV2 0x14
514#define LV3 0x15
515#define LV4 0x16
516#define PM2_CNT 0x50 // mobile only
517#define GPE0_STS 0x20
518#define PME_B0_STS (1 << 13)
519#define PME_STS (1 << 11)
520#define BATLOW_STS (1 << 10)
521#define PCI_EXP_STS (1 << 9)
522#define RI_STS (1 << 8)
523#define SMB_WAK_STS (1 << 7)
524#define TCOSCI_STS (1 << 6)
525#define SWGPE_STS (1 << 2)
526#define HOT_PLUG_STS (1 << 1)
527#define GPE0_EN 0x28
528#define PME_B0_EN (1 << 13)
529#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700530#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200531#define SMI_EN 0x30
532#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
533#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
534#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
535#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
536#define MCSMI_EN (1 << 11) // Trap microcontroller range access
537#define BIOS_RLS (1 << 7) // asserts SCI on bit set
538#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
539#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
540#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
541#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
542#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
543#define EOS (1 << 1) // End of SMI (deassert SMI#)
544#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
545#define SMI_STS 0x34
546#define ALT_GP_SMI_EN 0x38
547#define ALT_GP_SMI_STS 0x3a
548#define GPE_CNTL 0x42
549#define DEVACT_STS 0x44
550#define SS_CNT 0x50
551#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700552#define TCO1_STS 0x64
Patrick Rudolph48b24252018-07-27 18:58:06 +0200553#define TCO1_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700554#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700555#define TCO2_STS 0x66
Patrick Rudolph48b24252018-07-27 18:58:06 +0200556#define SECOND_TO_STS (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200557#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200558#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200559#define TCO_LOCK (1 << 12)
560#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200561
Duncan Lauried4bc0672012-10-11 13:04:14 -0700562#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
563#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
564#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
565#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
566#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
567#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
568#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
569#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
570#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
571#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
572#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
573#define SPIBAR_FADDR 0x3808 /* SPI flash address */
574#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
575
Stefan Reinauer8e073822012-04-04 00:07:22 +0200576#endif /* __ACPI__ */
577#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */