blob: 28323aca8fda18fa1e597df979a4e4048577b68c [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048#ifndef __ACPI__
49#define DEFAULT_RCBA ((u8 *)0xfed1c000)
50#else
Stefan Reinauer8e073822012-04-04 00:07:22 +020051#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080052#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020053
54#ifndef __ACPI__
55#define DEBUG_PERIODIC_SMIS 0
56
57#if defined (__SMM__) && !defined(__ASSEMBLER__)
58void intel_pch_finalize_smm(void);
59#endif
60
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020061#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070062#if !defined(__PRE_RAM__)
63#if !defined(__SMM__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020064#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070065void pch_enable(device_t dev);
66#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020067int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070068int pch_silicon_type(void);
69int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020070void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020071void gpi_route_interrupt(u8 gpi, u8 mode);
Duncan Laurie800e9502012-06-23 17:06:47 -070072#if CONFIG_ELOG
73void pch_log_state(void);
74#endif
Marc Jones783f2262013-02-11 14:36:35 -070075#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020076void enable_smbus(void);
77void enable_usb_bar(void);
78int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070079int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020080void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020081void southbridge_configure_default_intmap(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020082void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020083int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020084
85struct southbridge_usb_port
86{
87 int enabled;
88 int current;
89 int oc_pin;
90};
91
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020092#ifndef __ROMCC__
93extern const struct southbridge_usb_port mainboard_usb_ports[14];
94#endif
95
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020096void
97early_usb_init (const struct southbridge_usb_port *portmap);
98
Stefan Reinauer8e073822012-04-04 00:07:22 +020099#endif
100#endif
101
102#define MAINBOARD_POWER_OFF 0
103#define MAINBOARD_POWER_ON 1
104#define MAINBOARD_POWER_KEEP 2
105
106#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
107#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
108#endif
109
110/* PCI Configuration Space (D30:F0): PCI2PCI */
111#define PSTS 0x06
112#define SMLT 0x1b
113#define SECSTS 0x1e
114#define INTR 0x3c
115#define BCTRL 0x3e
116#define SBR (1 << 6)
117#define SEE (1 << 1)
118#define PERE (1 << 0)
119
120#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
121#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700122#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200123#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
124#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100125#define PCH_IOAPIC_PCI_BUS 250
126#define PCH_IOAPIC_PCI_SLOT 31
127#define PCH_HPET_PCI_BUS 250
128#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200129
130/* PCI Configuration Space (D31:F0): LPC */
131#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
132#define SERIRQ_CNTL 0x64
133
134#define GEN_PMCON_1 0xa0
135#define GEN_PMCON_2 0xa2
136#define GEN_PMCON_3 0xa4
137#define ETR3 0xac
138#define ETR3_CWORWRE (1 << 18)
139#define ETR3_CF9GR (1 << 20)
140
141/* GEN_PMCON_3 bits */
142#define RTC_BATTERY_DEAD (1 << 2)
143#define RTC_POWER_FAILED (1 << 1)
144#define SLEEP_AFTER_POWER_FAIL (1 << 0)
145
146#define PMBASE 0x40
147#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200148#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200149#define BIOS_CNTL 0xDC
150#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
151#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200152
Stefan Reinauer8e073822012-04-04 00:07:22 +0200153#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200154#define GPI_DISABLE 0x00
155#define GPI_IS_SMI 0x01
156#define GPI_IS_SCI 0x02
157#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200158
159#define PIRQA_ROUT 0x60
160#define PIRQB_ROUT 0x61
161#define PIRQC_ROUT 0x62
162#define PIRQD_ROUT 0x63
163#define PIRQE_ROUT 0x68
164#define PIRQF_ROUT 0x69
165#define PIRQG_ROUT 0x6A
166#define PIRQH_ROUT 0x6B
167
Nico Huberb2dae792015-10-26 12:34:02 +0100168#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
169#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
170
Stefan Reinauer8e073822012-04-04 00:07:22 +0200171#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
172#define LPC_EN 0x82 /* LPC IF Enables Register */
173#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
174#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
175#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
176#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
177#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
178#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
179#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
180#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
181#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
182#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
183#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
184#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
185#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
186#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
187
188/* PCI Configuration Space (D31:F1): IDE */
189#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
190#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
191#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
192#define INTR_LN 0x3c
193#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
194#define IDE_DECODE_ENABLE (1 << 15)
195#define IDE_SITRE (1 << 14)
196#define IDE_ISP_5_CLOCKS (0 << 12)
197#define IDE_ISP_4_CLOCKS (1 << 12)
198#define IDE_ISP_3_CLOCKS (2 << 12)
199#define IDE_RCT_4_CLOCKS (0 << 8)
200#define IDE_RCT_3_CLOCKS (1 << 8)
201#define IDE_RCT_2_CLOCKS (2 << 8)
202#define IDE_RCT_1_CLOCKS (3 << 8)
203#define IDE_DTE1 (1 << 7)
204#define IDE_PPE1 (1 << 6)
205#define IDE_IE1 (1 << 5)
206#define IDE_TIME1 (1 << 4)
207#define IDE_DTE0 (1 << 3)
208#define IDE_PPE0 (1 << 2)
209#define IDE_IE0 (1 << 1)
210#define IDE_TIME0 (1 << 0)
211#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
212
213#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
214#define IDE_SSDE1 (1 << 3)
215#define IDE_SSDE0 (1 << 2)
216#define IDE_PSDE1 (1 << 1)
217#define IDE_PSDE0 (1 << 0)
218
219#define IDE_SDMA_TIM 0x4a
220
221#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
222#define SIG_MODE_SEC_NORMAL (0 << 18)
223#define SIG_MODE_SEC_TRISTATE (1 << 18)
224#define SIG_MODE_SEC_DRIVELOW (2 << 18)
225#define SIG_MODE_PRI_NORMAL (0 << 16)
226#define SIG_MODE_PRI_TRISTATE (1 << 16)
227#define SIG_MODE_PRI_DRIVELOW (2 << 16)
228#define FAST_SCB1 (1 << 15)
229#define FAST_SCB0 (1 << 14)
230#define FAST_PCB1 (1 << 13)
231#define FAST_PCB0 (1 << 12)
232#define SCB1 (1 << 3)
233#define SCB0 (1 << 2)
234#define PCB1 (1 << 1)
235#define PCB0 (1 << 0)
236
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700237#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
238#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200239#define SATA_SP 0xd0 /* Scratchpad */
240
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700241/* SATA IOBP Registers */
242#define SATA_IOBP_SP0G3IR 0xea000151
243#define SATA_IOBP_SP1G3IR 0xea000051
244
Stefan Reinauer8e073822012-04-04 00:07:22 +0200245/* PCI Configuration Space (D31:F3): SMBus */
246#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
247#define SMB_BASE 0x20
248#define HOSTC 0x40
249#define SMB_RCV_SLVA 0x09
250
251/* HOSTC bits */
252#define I2C_EN (1 << 2)
253#define SMB_SMI_EN (1 << 1)
254#define HST_EN (1 << 0)
255
256/* SMBus I/O bits. */
257#define SMBHSTSTAT 0x0
258#define SMBHSTCTL 0x2
259#define SMBHSTCMD 0x3
260#define SMBXMITADD 0x4
261#define SMBHSTDAT0 0x5
262#define SMBHSTDAT1 0x6
263#define SMBBLKDAT 0x7
264#define SMBTRNSADD 0x9
265#define SMBSLVDATA 0xa
266#define SMLINK_PIN_CTL 0xe
267#define SMBUS_PIN_CTL 0xf
268
269#define SMBUS_TIMEOUT (10 * 1000 * 100)
270
271
272/* Southbridge IO BARs */
273
274#define GPIOBASE 0x48
275
276#define PMBASE 0x40
277
278/* Root Complex Register Block */
279#define RCBA 0xf0
280
281#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
282#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
283#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
284
285#define RCBA_AND_OR(bits, x, and, or) \
286 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
287#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
288#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
289#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
290#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
291
292#define VCH 0x0000 /* 32bit */
293#define VCAP1 0x0004 /* 32bit */
294#define VCAP2 0x0008 /* 32bit */
295#define PVC 0x000c /* 16bit */
296#define PVS 0x000e /* 16bit */
297
298#define V0CAP 0x0010 /* 32bit */
299#define V0CTL 0x0014 /* 32bit */
300#define V0STS 0x001a /* 16bit */
301
302#define V1CAP 0x001c /* 32bit */
303#define V1CTL 0x0020 /* 32bit */
304#define V1STS 0x0026 /* 16bit */
305
306#define RCTCL 0x0100 /* 32bit */
307#define ESD 0x0104 /* 32bit */
308#define ULD 0x0110 /* 32bit */
309#define ULBA 0x0118 /* 64bit */
310
311#define RP1D 0x0120 /* 32bit */
312#define RP1BA 0x0128 /* 64bit */
313#define RP2D 0x0130 /* 32bit */
314#define RP2BA 0x0138 /* 64bit */
315#define RP3D 0x0140 /* 32bit */
316#define RP3BA 0x0148 /* 64bit */
317#define RP4D 0x0150 /* 32bit */
318#define RP4BA 0x0158 /* 64bit */
319#define HDD 0x0160 /* 32bit */
320#define HDBA 0x0168 /* 64bit */
321#define RP5D 0x0170 /* 32bit */
322#define RP5BA 0x0178 /* 64bit */
323#define RP6D 0x0180 /* 32bit */
324#define RP6BA 0x0188 /* 64bit */
325
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700326#define RPC 0x0400 /* 32bit */
327#define RPFN 0x0404 /* 32bit */
328
329/* Root Port configuratinon space hide */
330#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
331/* Get the function number assigned to a Root Port */
332#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
333/* Set the function number for a Root Port */
334#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
335/* Root Port function number mask */
336#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200337
338#define TRSR 0x1e00 /* 8bit */
339#define TRCR 0x1e10 /* 64bit */
340#define TWDR 0x1e18 /* 64bit */
341
342#define IOTR0 0x1e80 /* 64bit */
343#define IOTR1 0x1e88 /* 64bit */
344#define IOTR2 0x1e90 /* 64bit */
345#define IOTR3 0x1e98 /* 64bit */
346
347#define TCTL 0x3000 /* 8bit */
348
349#define NOINT 0
350#define INTA 1
351#define INTB 2
352#define INTC 3
353#define INTD 4
354
355#define DIR_IDR 12 /* Interrupt D Pin Offset */
356#define DIR_ICR 8 /* Interrupt C Pin Offset */
357#define DIR_IBR 4 /* Interrupt B Pin Offset */
358#define DIR_IAR 0 /* Interrupt A Pin Offset */
359
360#define PIRQA 0
361#define PIRQB 1
362#define PIRQC 2
363#define PIRQD 3
364#define PIRQE 4
365#define PIRQF 5
366#define PIRQG 6
367#define PIRQH 7
368
369/* IO Buffer Programming */
370#define IOBPIRI 0x2330
371#define IOBPD 0x2334
372#define IOBPS 0x2338
373#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
374#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
375#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
376
377#define D31IP 0x3100 /* 32bit */
378#define D31IP_TTIP 24 /* Thermal Throttle Pin */
379#define D31IP_SIP2 20 /* SATA Pin 2 */
380#define D31IP_SMIP 12 /* SMBUS Pin */
381#define D31IP_SIP 8 /* SATA Pin */
382#define D30IP 0x3104 /* 32bit */
383#define D30IP_PIP 0 /* PCI Bridge Pin */
384#define D29IP 0x3108 /* 32bit */
385#define D29IP_E1P 0 /* EHCI #1 Pin */
386#define D28IP 0x310c /* 32bit */
387#define D28IP_P8IP 28 /* PCI Express Port 8 */
388#define D28IP_P7IP 24 /* PCI Express Port 7 */
389#define D28IP_P6IP 20 /* PCI Express Port 6 */
390#define D28IP_P5IP 16 /* PCI Express Port 5 */
391#define D28IP_P4IP 12 /* PCI Express Port 4 */
392#define D28IP_P3IP 8 /* PCI Express Port 3 */
393#define D28IP_P2IP 4 /* PCI Express Port 2 */
394#define D28IP_P1IP 0 /* PCI Express Port 1 */
395#define D27IP 0x3110 /* 32bit */
396#define D27IP_ZIP 0 /* HD Audio Pin */
397#define D26IP 0x3114 /* 32bit */
398#define D26IP_E2P 0 /* EHCI #2 Pin */
399#define D25IP 0x3118 /* 32bit */
400#define D25IP_LIP 0 /* GbE LAN Pin */
401#define D22IP 0x3124 /* 32bit */
402#define D22IP_KTIP 12 /* KT Pin */
403#define D22IP_IDERIP 8 /* IDE-R Pin */
404#define D22IP_MEI2IP 4 /* MEI #2 Pin */
405#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700406#define D20IP 0x3128 /* 32bit */
407#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200408#define D31IR 0x3140 /* 16bit */
409#define D30IR 0x3142 /* 16bit */
410#define D29IR 0x3144 /* 16bit */
411#define D28IR 0x3146 /* 16bit */
412#define D27IR 0x3148 /* 16bit */
413#define D26IR 0x314c /* 16bit */
414#define D25IR 0x3150 /* 16bit */
415#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700416#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200417#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700418#define SOFT_RESET_CTRL 0x38f4
419#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200420
421#define DIR_ROUTE(x,a,b,c,d) \
422 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
423 ((b) << DIR_IBR) | ((a) << DIR_IAR))
424
425#define RC 0x3400 /* 32bit */
426#define HPTC 0x3404 /* 32bit */
427#define GCS 0x3410 /* 32bit */
428#define BUC 0x3414 /* 32bit */
429#define PCH_DISABLE_GBE (1 << 5)
430#define FD 0x3418 /* 32bit */
431#define DISPBDF 0x3424 /* 16bit */
432#define FD2 0x3428 /* 32bit */
433#define CG 0x341c /* 32bit */
434
435/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700436#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200437#define PCH_DISABLE_P2P (1 << 1)
438#define PCH_DISABLE_SATA1 (1 << 2)
439#define PCH_DISABLE_SMBUS (1 << 3)
440#define PCH_DISABLE_HD_AUDIO (1 << 4)
441#define PCH_DISABLE_EHCI2 (1 << 13)
442#define PCH_DISABLE_LPC (1 << 14)
443#define PCH_DISABLE_EHCI1 (1 << 15)
444#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
445#define PCH_DISABLE_THERMAL (1 << 24)
446#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700447#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200448
449/* Function Disable 2 RCBA 0x3428 */
450#define PCH_DISABLE_KT (1 << 4)
451#define PCH_DISABLE_IDER (1 << 3)
452#define PCH_DISABLE_MEI2 (1 << 2)
453#define PCH_DISABLE_MEI1 (1 << 1)
454#define PCH_ENABLE_DBDF (1 << 0)
455
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100456/* USB Port Disable Override */
457#define USBPDO 0x359c /* 32bit */
458/* USB Overcurrent MAP Register */
459#define USBOCM1 0x35a0 /* 32bit */
460#define USBOCM2 0x35a4 /* 32bit */
461
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200462/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200463#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200464#define XUSB2PRM 0xd4 /* 32bit */
465#define USB3PRM 0xdc /* 32bit */
466
Stefan Reinauer8e073822012-04-04 00:07:22 +0200467/* ICH7 PMBASE */
468#define PM1_STS 0x00
469#define WAK_STS (1 << 15)
470#define PCIEXPWAK_STS (1 << 14)
471#define PRBTNOR_STS (1 << 11)
472#define RTC_STS (1 << 10)
473#define PWRBTN_STS (1 << 8)
474#define GBL_STS (1 << 5)
475#define BM_STS (1 << 4)
476#define TMROF_STS (1 << 0)
477#define PM1_EN 0x02
478#define PCIEXPWAK_DIS (1 << 14)
479#define RTC_EN (1 << 10)
480#define PWRBTN_EN (1 << 8)
481#define GBL_EN (1 << 5)
482#define TMROF_EN (1 << 0)
483#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200484#define GBL_RLS (1 << 2)
485#define BM_RLD (1 << 1)
486#define SCI_EN (1 << 0)
487#define PM1_TMR 0x08
488#define PROC_CNT 0x10
489#define LV2 0x14
490#define LV3 0x15
491#define LV4 0x16
492#define PM2_CNT 0x50 // mobile only
493#define GPE0_STS 0x20
494#define PME_B0_STS (1 << 13)
495#define PME_STS (1 << 11)
496#define BATLOW_STS (1 << 10)
497#define PCI_EXP_STS (1 << 9)
498#define RI_STS (1 << 8)
499#define SMB_WAK_STS (1 << 7)
500#define TCOSCI_STS (1 << 6)
501#define SWGPE_STS (1 << 2)
502#define HOT_PLUG_STS (1 << 1)
503#define GPE0_EN 0x28
504#define PME_B0_EN (1 << 13)
505#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700506#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200507#define SMI_EN 0x30
508#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
509#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
510#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
511#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
512#define MCSMI_EN (1 << 11) // Trap microcontroller range access
513#define BIOS_RLS (1 << 7) // asserts SCI on bit set
514#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
515#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
516#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
517#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
518#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
519#define EOS (1 << 1) // End of SMI (deassert SMI#)
520#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
521#define SMI_STS 0x34
522#define ALT_GP_SMI_EN 0x38
523#define ALT_GP_SMI_STS 0x3a
524#define GPE_CNTL 0x42
525#define DEVACT_STS 0x44
526#define SS_CNT 0x50
527#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700528#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700529#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700530#define TCO2_STS 0x66
Stefan Reinauer8e073822012-04-04 00:07:22 +0200531
532/*
533 * SPI Opcode Menu setup for SPIBAR lockdown
534 * should support most common flash chips.
535 */
536
537#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
538#define SPI_OPTYPE_0 0x01 /* Write, no address */
539
540#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
541#define SPI_OPTYPE_1 0x03 /* Write, address required */
542
543#define SPI_OPMENU_2 0x03 /* READ: Read Data */
544#define SPI_OPTYPE_2 0x02 /* Read, address required */
545
546#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
547#define SPI_OPTYPE_3 0x00 /* Read, no address */
548
549#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
550#define SPI_OPTYPE_4 0x03 /* Write, address required */
551
552#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
553#define SPI_OPTYPE_5 0x00 /* Read, no address */
554
555#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
556#define SPI_OPTYPE_6 0x03 /* Write, address required */
557
Duncan Laurie924342b2012-10-08 14:30:06 -0700558#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
559#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200560
561#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
562 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
563#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
564 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
565
566#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
567 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
568 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
569 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
570
571#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
572
Duncan Lauried4bc0672012-10-11 13:04:14 -0700573#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
574#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
575#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
576#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
577#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
578#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
579#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
580#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
581#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
582#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
583#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
584#define SPIBAR_FADDR 0x3808 /* SPI flash address */
585#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
586
Stefan Reinauer8e073822012-04-04 00:07:22 +0200587#endif /* __ACPI__ */
588#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */