blob: 590e8b80e17a82f6ab8e69f634f7efee44453c28 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000034 select INTEL_GMA_VERSION_2
Subrata Banik0d6d2282022-07-09 22:17:02 +000035 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070036 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000037 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080040 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070041 select PLATFORM_USES_FSP2_3
42 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070043 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070044 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070045 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_BLOCK_ACPI
47 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070053 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070056 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070057 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
58 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
59 select SOC_INTEL_COMMON_BLOCK_DTT
60 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000062 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070063 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070064 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070065 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053066 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070067 select SOC_INTEL_COMMON_BLOCK_IPU
68 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053069 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000070 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070071 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070072 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
73 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
74 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070075 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_SMM
77 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070079 select SOC_INTEL_COMMON_BLOCK_XHCI
80 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
81 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053082 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020084 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070085 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070086 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070087 select SOC_INTEL_CRASHLOG
Krishna Prasad Bhat4b224cb2023-06-26 15:34:08 +053088 select SOC_INTEL_CSE_LITE_PSR if MAINBOARD_HAS_CHROMEOS
Subrata Banik38793342023-04-19 18:38:03 +053089 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070090 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070091 select SOC_INTEL_IOE_DIE_SUPPORT
Wonkyu Kima8884892022-08-10 14:10:03 -070092 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070093 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070094 select SSE2
95 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070096 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070097 select TSC_MONOTONIC_TIMER
98 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +053099 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +0000100 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530101 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800102 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200103 help
104 Intel Meteorlake support. Mainboards should specify the SoC
105 type using the `SOC_INTEL_METEORLAKE_*` options instead
106 of selecting this option directly.
107
108config SOC_INTEL_METEORLAKE_U_H
109 bool
110 select SOC_INTEL_METEORLAKE
111 help
112 Choose this option if your mainboard has a MTL-U (9W or 15W)
113 or MTL-H (28W or 45W) SoC.
114
115 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
116 that includes the Compute, SOC, GT, and IOE tile on the same
117 package.
118
119config SOC_INTEL_METEORLAKE_S
120 bool
121 select SOC_INTEL_METEORLAKE
122 help
123 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
124 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
125
Subrata Banikc02dd3f2023-09-15 23:05:48 +0530126config SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
127 bool
128 default n
129 help
130 Choose this option if your mainboard has a Meteor Lake pre-production
131 silicon. Typically known as engineering samples (like ES). This type
132 of the silicon are very common for early platform development.
133
Elyes Haouas2f872e92023-07-21 07:47:00 +0200134if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700135
Subrata Banik8e158592022-12-13 12:16:52 +0530136config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
137 bool
138 default y
139 select SOC_INTEL_COMMON_BLOCK_TCSS
140 select SOC_INTEL_COMMON_BLOCK_USB4
141 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
142 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
143
Subrata Banik43004212022-12-13 12:20:47 +0530144config METEORLAKE_CAR_ENHANCED_NEM
145 bool
146 default y if !INTEL_CAR_NEM
147 select INTEL_CAR_NEM_ENHANCED
148 select CAR_HAS_SF_MASKS
149 select COS_MAPPED_TO_MSB
150 select CAR_HAS_L3_PROTECTED_WAYS
151
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700152config MAX_CPUS
153 int
154 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700155
156config DCACHE_RAM_BASE
157 default 0xfef00000
158
159config DCACHE_RAM_SIZE
160 default 0xc0000
161 help
162 The size of the cache-as-ram region required during bootblock
163 and/or romstage.
164
165config DCACHE_BSP_STACK_SIZE
166 hex
167 default 0x80400
168 help
169 The amount of anticipated stack usage in CAR by bootblock and
170 other stages. In the case of FSP_USES_CB_STACK default value will be
171 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
172 (~1KiB).
173
174config FSP_TEMP_RAM_SIZE
175 hex
176 default 0x20000
177 help
178 The amount of anticipated heap usage in CAR by FSP.
179 Refer to Platform FSP integration guide document to know
180 the exact FSP requirement for Heap setup.
181
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700182config CHIPSET_DEVICETREE
183 string
184 default "soc/intel/meteorlake/chipset.cb"
185
186config EXT_BIOS_WIN_BASE
187 default 0xf8000000
188
189config EXT_BIOS_WIN_SIZE
190 default 0x2000000
191
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700192config IFD_CHIPSET
193 string
Subrata Banikd624e742022-07-06 06:45:57 +0000194 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700195
196config IED_REGION_SIZE
197 hex
198 default 0x400000
199
Subrata Banika33bcb92022-07-06 07:07:26 +0000200# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700201# - 42 buses
202# - 194 MiB Non-prefetchable memory
203# - 448 MiB Prefetchable memory
204if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
205
206config PCIEXP_HOTPLUG_BUSES
207 int
208 default 42
209
210config PCIEXP_HOTPLUG_MEM
211 hex
212 default 0xc200000
213
214config PCIEXP_HOTPLUG_PREFETCH_MEM
215 hex
216 default 0x1c000000
217
218endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
219
220config MAX_TBT_ROOT_PORTS
221 int
222 default 4
223
224config MAX_ROOT_PORTS
225 int
226 default 12
227
228config MAX_PCIE_CLOCK_SRC
229 int
230 default 9
231
232config SMM_TSEG_SIZE
233 hex
234 default 0x800000
235
236config SMM_RESERVED_SIZE
237 hex
238 default 0x200000
239
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700240config PCR_BASE_ADDRESS
241 hex
242 default 0xe0000000
243 help
244 This option allows you to select MMIO Base Address of sideband bus.
245
Subrata Banik5557fbe2023-07-12 14:31:09 +0530246config IOE_PCR_BASE_ADDRESS
247 hex
248 default 0x3fff0000000
249 help
250 This option allows you to select MMIO Base Address of IOE sideband bus.
251
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700252config ECAM_MMCONF_BASE_ADDRESS
253 default 0xc0000000
254
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530255config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
256 int
257 default 125
258
259config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
260 int
261 default 100
262
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700263config CPU_BCLK_MHZ
264 int
265 default 100
266
267config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
268 int
269 default 120
270
271config CPU_XTAL_HZ
272 default 38400000
273
274config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
275 int
276 default 133
277
278config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
279 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000280 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700281
282config SOC_INTEL_I2C_DEV_MAX
283 int
284 default 6
285
286config SOC_INTEL_UART_DEV_MAX
287 int
288 default 3
289
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700290config SOC_INTEL_USB2_DEV_MAX
291 int
292 default 10
293
294config SOC_INTEL_USB3_DEV_MAX
295 int
296 default 2
297
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700298config CONSOLE_UART_BASE_ADDRESS
299 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700300 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700301 depends on INTEL_LPSS_UART_FOR_CONSOLE
302
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700303config VBT_DATA_SIZE_KB
304 int
305 default 9
306
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700307# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200308# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700309# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700310config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
311 hex
312 default 0x25a
313
314config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
315 hex
316 default 0x7fff
317
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700318config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700319 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700320 select VBOOT_MUST_REQUEST_DISPLAY
321 select VBOOT_STARTS_IN_BOOTBLOCK
322 select VBOOT_VBNV_CMOS
323 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
324 select VBOOT_X86_SHA256_ACCELERATION
325
Subrata Banikfebd3d72022-05-30 13:59:25 +0530326# Default hash block size is 1KiB. Increasing it to 4KiB to improve
327# hashing time as well as read time.
328config VBOOT_HASH_BLOCK_SIZE
329 hex
330 default 0x1000
331
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700332config CBFS_SIZE
333 hex
334 default 0x200000
335
336config PRERAM_CBMEM_CONSOLE_SIZE
337 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530338 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700339
Kapil Porwal1eb44252023-01-18 01:10:04 +0530340config CONSOLE_CBMEM_BUFFER_SIZE
341 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000342 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530343 default 0x40000
344
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700345config FSP_HEADER_PATH
346 string "Location of FSP headers"
347 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
348
349config FSP_FD_PATH
350 string
351 depends on FSP_USE_REPO
352 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
353
354config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
355 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800356 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700357 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800358 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700359 default 0
360 help
361 This is to control debug interface on SOC.
362 Setting non-zero value will allow to use DBC or DCI to debug SOC.
363 PlatformDebugConsent in FspmUpd.h has the details.
364
365 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800366 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
367 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700368
369config DATA_BUS_WIDTH
370 int
371 default 128
372
373config DIMMS_PER_CHANNEL
374 int
375 default 2
376
377config MRC_CHANNEL_WIDTH
378 int
379 default 16
380
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700381config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
382 hex
383 default 0x800000
384
Kapil Porwale988cc22023-01-16 16:41:49 +0000385config FSP_PUBLISH_MBP_HOB
386 bool
387 default n if CHROMEOS
388 default y
389 help
390 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
391 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
392
Subrata Banik6ee454a2023-03-30 21:01:44 +0530393config BUILDING_WITH_DEBUG_FSP
394 bool "Debug FSP is used for the build"
395 default n
396 help
397 Set this option if debug build of FSP is used.
398
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530399config DROP_CPU_FEATURE_PROGRAM_IN_FSP
400 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530401 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530402 default n
403 help
404 This is to avoid FSP running basic CPU feature programming on BSP
405 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
406 includes enabling x2APIC, MCA, MCE and Turbo etc.
407
408 Most of these feature programming are getting performed today in scope
409 of coreboot doing MP Init. Running these redundant programming in scope
410 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
411 results in CPU exception.
412
413 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
414 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
415 feature programming on BSP and APs.
416
417 This feature is default enabled, in case of "coreboot running MP init"
418 aka MP_SERVICES_PPI_V2_NOOP config is selected.
419
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700420config PCIE_LTR_MAX_SNOOP_LATENCY
421 hex
422 default 0x100f
423 help
424 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
425
426config PCIE_LTR_MAX_NO_SNOOP_LATENCY
427 hex
428 default 0x100f
429 help
430 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
431
Kane Chen70c6fb42023-07-12 19:11:41 +0800432config IOE_DIE_CLOCK_START
433 int
434 default 6 if SOC_INTEL_METEORLAKE_U_H
435
Subrata Banik36d612c2023-08-04 23:43:53 +0530436config HAVE_BMP_LOGO_COMPRESS_LZMA
437 default n
438
Krishna Prasad Bhat18309272023-09-21 23:54:53 +0530439# The default offset to store CSE RW FW version information is at 68.
440# However, in Intel Meteor Lake based systems that use PSR, the additional
441# size required to keep CSE RW FW version information and PSR back-up status
442# in adjacent CMOS memory at offset 68 is not available. Therefore, we
443# override the default offset to 161, which has enough space to keep both
444# the CSE related information together.
445config SOC_INTEL_CSE_FW_PARTITION_CMOS_OFFSET
446 int
447 default 161
448
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700449endif