Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 4 | * Copyright (C) 2015 - 2017 Intel Corp. |
Werner Zeh | de3ace0 | 2019-01-15 08:03:43 +0100 | [diff] [blame] | 5 | * Copyright (C) 2017 - 2019 Siemens AG |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 6 | * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.) |
| 7 | * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.) |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License, or |
| 12 | * (at your option) any later version. |
Martin Roth | ebabfad | 2016-04-10 11:09:16 -0600 | [diff] [blame] | 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 18 | */ |
| 19 | |
Hannah Williams | 0f61da8 | 2016-04-18 13:47:08 -0700 | [diff] [blame] | 20 | #include <arch/acpi.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 21 | #include <bootstate.h> |
Lance Zhao | 1bd0c0c | 2016-04-19 18:04:21 -0700 | [diff] [blame] | 22 | #include <cbmem.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 23 | #include <console/console.h> |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 24 | #include <cpu/x86/mp.h> |
Barnali Sarkar | 66fe0c4 | 2017-05-23 18:17:14 +0530 | [diff] [blame] | 25 | #include <cpu/x86/msr.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 26 | #include <device/device.h> |
| 27 | #include <device/pci.h> |
Mario Scheithauer | 841416f | 2017-09-18 17:08:48 +0200 | [diff] [blame] | 28 | #include <intelblocks/acpi.h> |
Subrata Banik | f699c14 | 2018-06-08 17:57:37 +0530 | [diff] [blame] | 29 | #include <intelblocks/chip.h> |
Barnali Sarkar | e70142c | 2017-03-28 16:32:33 +0530 | [diff] [blame] | 30 | #include <intelblocks/fast_spi.h> |
Barnali Sarkar | 66fe0c4 | 2017-05-23 18:17:14 +0530 | [diff] [blame] | 31 | #include <intelblocks/msr.h> |
Subrata Banik | f699c14 | 2018-06-08 17:57:37 +0530 | [diff] [blame] | 32 | #include <intelblocks/p2sb.h> |
Duncan Laurie | 4c8fbc0 | 2018-03-26 02:19:58 -0700 | [diff] [blame] | 33 | #include <intelblocks/xdci.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 34 | #include <fsp/api.h> |
| 35 | #include <fsp/util.h> |
Barnali Sarkar | 66fe0c4 | 2017-05-23 18:17:14 +0530 | [diff] [blame] | 36 | #include <intelblocks/cpulib.h> |
Bora Guvendik | 33117ec | 2017-04-10 15:49:02 -0700 | [diff] [blame] | 37 | #include <intelblocks/itss.h> |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 38 | #include <intelblocks/pmclib.h> |
Brandon Breitenstein | c6ec8dd | 2016-11-17 12:23:04 -0800 | [diff] [blame] | 39 | #include <romstage_handoff.h> |
Furquan Shaikh | d2c2f83 | 2018-11-07 10:24:31 -0800 | [diff] [blame] | 40 | #include <soc/cpu.h> |
| 41 | #include <soc/heci.h> |
| 42 | #include <soc/intel/common/vbt.h> |
Andrey Petrov | e07e13d | 2016-03-18 14:43:00 -0700 | [diff] [blame] | 43 | #include <soc/iomap.h> |
Bora Guvendik | 33117ec | 2017-04-10 15:49:02 -0700 | [diff] [blame] | 44 | #include <soc/itss.h> |
Lance Zhao | 1bd0c0c | 2016-04-19 18:04:21 -0700 | [diff] [blame] | 45 | #include <soc/nvs.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 46 | #include <soc/pci_devs.h> |
Andrey Petrov | 3dbea29 | 2016-06-14 22:20:28 -0700 | [diff] [blame] | 47 | #include <soc/pm.h> |
Subrata Banik | 7952e28 | 2017-03-14 18:26:27 +0530 | [diff] [blame] | 48 | #include <soc/systemagent.h> |
Furquan Shaikh | d2c2f83 | 2018-11-07 10:24:31 -0800 | [diff] [blame] | 49 | #include <spi-generic.h> |
John Zhao | 7dff726 | 2018-07-30 13:54:25 -0700 | [diff] [blame] | 50 | #include <timer.h> |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 51 | |
| 52 | #include "chip.h" |
| 53 | |
John Zhao | 7dff726 | 2018-07-30 13:54:25 -0700 | [diff] [blame] | 54 | #define DUAL_ROLE_CFG0 0x80d8 |
| 55 | #define SW_VBUS_VALID_MASK (1 << 24) |
| 56 | #define SW_IDPIN_EN_MASK (1 << 21) |
| 57 | #define SW_IDPIN_MASK (1 << 20) |
| 58 | #define SW_IDPIN_HOST (0 << 20) |
| 59 | #define DUAL_ROLE_CFG1 0x80dc |
| 60 | #define DRD_MODE_MASK (1 << 29) |
| 61 | #define DRD_MODE_HOST (1 << 29) |
| 62 | |
John Zhao | 57aa8b6 | 2019-01-14 09:15:50 -0800 | [diff] [blame] | 63 | #define CFG_XHCLKGTEN 0x8650 |
| 64 | /* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */ |
| 65 | #define NUEFBCGPS (1 << 28) |
| 66 | /* SRAM Power Gate Enable */ |
| 67 | #define SRAMPGTEN (1 << 27) |
| 68 | /* SS Link PLL Shutdown Enable */ |
| 69 | #define SSLSE (1 << 26) |
| 70 | /* USB2 PLL Shutdown Enable */ |
| 71 | #define USB2PLLSE (1 << 25) |
| 72 | /* IOSF Sideband Trunk Clock Gating Enable */ |
| 73 | #define IOSFSTCGE (1 << 24) |
| 74 | /* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */ |
| 75 | #define HSTCGE (1 << 23 | 1 << 22) |
| 76 | /* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */ |
| 77 | #define SSTCGE (1 << 19 | 1 << 18 | 1 << 17) |
| 78 | /* XHC Ignore_EU3S */ |
| 79 | #define XHCIGEU3S (1 << 15) |
| 80 | /* XHC Frame Timer Clock Shutdown Enable */ |
| 81 | #define XHCFTCLKSE (1 << 14) |
| 82 | /* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */ |
| 83 | #define XHCBBTCGIPISO (1 << 13) |
| 84 | /* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */ |
| 85 | #define XHCHSTCGU2NRWE (1 << 12) |
| 86 | /* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */ |
| 87 | #define XHCUSB2PLLSDLE (1 << 11 | 1 << 10) |
| 88 | /* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */ |
| 89 | #define HSUXDMIPLLSE (1 << 9) |
| 90 | /* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */ |
| 91 | #define SSPLLSUE (1 << 6) |
| 92 | /* XHC Backbone Local Clock Gating Enable */ |
| 93 | #define XHCBLCGE (1 << 4) |
| 94 | /* HS Link Trunk Clock Gating Enable */ |
| 95 | #define HSLTCGE (1 << 3) |
| 96 | /* SS Link Trunk Clock Gating Enable */ |
| 97 | #define SSLTCGE (1 << 2) |
| 98 | /* IOSF Backbone Trunk Clock Gating Enable */ |
| 99 | #define IOSFBTCGE (1 << 1) |
| 100 | /* IOSF Gasket Backbone Local Clock Gating Enable */ |
| 101 | #define IOSFGBLCGE (1 << 0) |
| 102 | |
Duncan Laurie | bf713b0 | 2018-05-07 15:33:18 -0700 | [diff] [blame] | 103 | const char *soc_acpi_name(const struct device *dev) |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 104 | { |
| 105 | if (dev->path.type == DEVICE_PATH_DOMAIN) |
| 106 | return "PCI0"; |
| 107 | |
Duncan Laurie | bf713b0 | 2018-05-07 15:33:18 -0700 | [diff] [blame] | 108 | if (dev->path.type == DEVICE_PATH_USB) { |
| 109 | switch (dev->path.usb.port_type) { |
| 110 | case 0: |
| 111 | /* Root Hub */ |
| 112 | return "RHUB"; |
| 113 | case 2: |
| 114 | /* USB2 ports */ |
| 115 | switch (dev->path.usb.port_id) { |
| 116 | case 0: return "HS01"; |
| 117 | case 1: return "HS02"; |
| 118 | case 2: return "HS03"; |
| 119 | case 3: return "HS04"; |
| 120 | case 4: return "HS05"; |
| 121 | case 5: return "HS06"; |
| 122 | case 6: return "HS07"; |
| 123 | case 7: return "HS08"; |
Furquan Shaikh | ad62b9a | 2019-01-30 22:47:17 -0800 | [diff] [blame] | 124 | case 8: |
| 125 | if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) |
| 126 | return "HS09"; |
Duncan Laurie | bf713b0 | 2018-05-07 15:33:18 -0700 | [diff] [blame] | 127 | } |
| 128 | break; |
| 129 | case 3: |
| 130 | /* USB3 ports */ |
| 131 | switch (dev->path.usb.port_id) { |
| 132 | case 0: return "SS01"; |
| 133 | case 1: return "SS02"; |
| 134 | case 2: return "SS03"; |
| 135 | case 3: return "SS04"; |
| 136 | case 4: return "SS05"; |
| 137 | case 5: return "SS06"; |
| 138 | } |
| 139 | break; |
| 140 | } |
| 141 | return NULL; |
| 142 | } |
| 143 | |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 144 | if (dev->path.type != DEVICE_PATH_PCI) |
| 145 | return NULL; |
| 146 | |
| 147 | switch (dev->path.pci.devfn) { |
| 148 | /* DSDT: acpi/northbridge.asl */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 149 | case SA_DEVFN_ROOT: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 150 | return "MCHC"; |
| 151 | /* DSDT: acpi/lpc.asl */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 152 | case PCH_DEVFN_LPC: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 153 | return "LPCB"; |
| 154 | /* DSDT: acpi/xhci.asl */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 155 | case PCH_DEVFN_XHCI: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 156 | return "XHCI"; |
| 157 | /* DSDT: acpi/pch_hda.asl */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 158 | case PCH_DEVFN_HDA: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 159 | return "HDAS"; |
| 160 | /* DSDT: acpi/lpss.asl */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 161 | case PCH_DEVFN_UART0: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 162 | return "URT1"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 163 | case PCH_DEVFN_UART1: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 164 | return "URT2"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 165 | case PCH_DEVFN_UART2: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 166 | return "URT3"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 167 | case PCH_DEVFN_UART3: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 168 | return "URT4"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 169 | case PCH_DEVFN_SPI0: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 170 | return "SPI1"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 171 | case PCH_DEVFN_SPI1: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 172 | return "SPI2"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 173 | case PCH_DEVFN_SPI2: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 174 | return "SPI3"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 175 | case PCH_DEVFN_PWM: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 176 | return "PWM"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 177 | case PCH_DEVFN_I2C0: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 178 | return "I2C0"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 179 | case PCH_DEVFN_I2C1: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 180 | return "I2C1"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 181 | case PCH_DEVFN_I2C2: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 182 | return "I2C2"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 183 | case PCH_DEVFN_I2C3: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 184 | return "I2C3"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 185 | case PCH_DEVFN_I2C4: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 186 | return "I2C4"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 187 | case PCH_DEVFN_I2C5: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 188 | return "I2C5"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 189 | case PCH_DEVFN_I2C6: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 190 | return "I2C6"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 191 | case PCH_DEVFN_I2C7: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 192 | return "I2C7"; |
| 193 | /* Storage */ |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 194 | case PCH_DEVFN_SDCARD: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 195 | return "SDCD"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 196 | case PCH_DEVFN_EMMC: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 197 | return "EMMC"; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 198 | case PCH_DEVFN_SDIO: |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 199 | return "SDIO"; |
Vaibhav Shankar | ec9168f | 2016-09-16 14:20:53 -0700 | [diff] [blame] | 200 | /* PCIe */ |
Venkateswarlu Vinjamuri | f03c63e | 2018-04-12 10:13:43 -0700 | [diff] [blame] | 201 | case PCH_DEVFN_PCIE1: |
| 202 | return "RP03"; |
Venkateswarlu Vinjamuri | efeb690 | 2018-04-09 11:14:42 -0700 | [diff] [blame] | 203 | case PCH_DEVFN_PCIE5: |
Vaibhav Shankar | ec9168f | 2016-09-16 14:20:53 -0700 | [diff] [blame] | 204 | return "RP01"; |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | return NULL; |
| 208 | } |
| 209 | |
Elyes HAOUAS | 06e8315 | 2018-05-24 22:48:14 +0200 | [diff] [blame] | 210 | static void pci_domain_set_resources(struct device *dev) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 211 | { |
Lee Leahy | 1d20fe7 | 2017-03-09 09:50:28 -0800 | [diff] [blame] | 212 | assign_resources(dev->link_list); |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | static struct device_operations pci_domain_ops = { |
| 216 | .read_resources = pci_domain_read_resources, |
| 217 | .set_resources = pci_domain_set_resources, |
| 218 | .enable_resources = NULL, |
| 219 | .init = NULL, |
| 220 | .scan_bus = pci_domain_scan_bus, |
Duncan Laurie | 02fcc88 | 2016-06-27 10:51:17 -0700 | [diff] [blame] | 221 | .acpi_name = &soc_acpi_name, |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 222 | }; |
| 223 | |
| 224 | static struct device_operations cpu_bus_ops = { |
| 225 | .read_resources = DEVICE_NOOP, |
| 226 | .set_resources = DEVICE_NOOP, |
| 227 | .enable_resources = DEVICE_NOOP, |
Aaron Durbin | ac3e482 | 2017-06-14 13:21:00 -0500 | [diff] [blame] | 228 | .init = apollolake_init_cpus, |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 229 | .scan_bus = NULL, |
Hannah Williams | 0f61da8 | 2016-04-18 13:47:08 -0700 | [diff] [blame] | 230 | .acpi_fill_ssdt_generator = generate_cpu_entries, |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 231 | }; |
| 232 | |
Elyes HAOUAS | 06e8315 | 2018-05-24 22:48:14 +0200 | [diff] [blame] | 233 | static void enable_dev(struct device *dev) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 234 | { |
| 235 | /* Set the operations if it is a special bus type */ |
Lee Leahy | 4430f9f | 2017-03-09 10:00:30 -0800 | [diff] [blame] | 236 | if (dev->path.type == DEVICE_PATH_DOMAIN) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 237 | dev->ops = &pci_domain_ops; |
Lee Leahy | 4430f9f | 2017-03-09 10:00:30 -0800 | [diff] [blame] | 238 | else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 239 | dev->ops = &cpu_bus_ops; |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 240 | } |
| 241 | |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 242 | /* |
| 243 | * If the PCIe root port at function 0 is disabled, |
| 244 | * the PCIe root ports might be coalesced after FSP silicon init. |
| 245 | * The below function will swap the devfn of the first enabled device |
| 246 | * in devicetree and function 0 resides a pci device |
| 247 | * so that it won't confuse coreboot. |
| 248 | */ |
| 249 | static void pcie_update_device_tree(unsigned int devfn0, int num_funcs) |
| 250 | { |
Elyes HAOUAS | 06e8315 | 2018-05-24 22:48:14 +0200 | [diff] [blame] | 251 | struct device *func0; |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 252 | unsigned int devfn; |
| 253 | int i; |
| 254 | unsigned int inc = PCI_DEVFN(0, 1); |
| 255 | |
| 256 | func0 = dev_find_slot(0, devfn0); |
| 257 | if (func0 == NULL) |
| 258 | return; |
| 259 | |
| 260 | /* No more functions if function 0 is disabled. */ |
| 261 | if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff) |
| 262 | return; |
| 263 | |
| 264 | devfn = devfn0 + inc; |
| 265 | |
| 266 | /* |
| 267 | * Increase funtion by 1. |
| 268 | * Then find first enabled device to replace func0 |
| 269 | * as that port was move to func0. |
| 270 | */ |
| 271 | for (i = 1; i < num_funcs; i++, devfn += inc) { |
Elyes HAOUAS | 06e8315 | 2018-05-24 22:48:14 +0200 | [diff] [blame] | 272 | struct device *dev = dev_find_slot(0, devfn); |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 273 | if (dev == NULL) |
| 274 | continue; |
| 275 | |
| 276 | if (!dev->enabled) |
| 277 | continue; |
| 278 | /* Found the first enabled device in given dev number */ |
| 279 | func0->path.pci.devfn = dev->path.pci.devfn; |
| 280 | dev->path.pci.devfn = devfn0; |
| 281 | break; |
| 282 | } |
| 283 | } |
| 284 | |
| 285 | static void pcie_override_devicetree_after_silicon_init(void) |
| 286 | { |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 287 | pcie_update_device_tree(PCH_DEVFN_PCIE1, 4); |
| 288 | pcie_update_device_tree(PCH_DEVFN_PCIE5, 2); |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 289 | } |
| 290 | |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 291 | /* Configure package power limits */ |
| 292 | static void set_power_limits(void) |
Sumeet Pawnikar | 35240eb | 2016-08-23 11:20:20 +0530 | [diff] [blame] | 293 | { |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 294 | static struct soc_intel_apollolake_config *cfg; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 295 | struct device *dev = SA_DEV_ROOT; |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 296 | msr_t rapl_msr_reg, limit; |
| 297 | uint32_t power_unit; |
| 298 | uint32_t tdp, min_power, max_power; |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 299 | uint32_t pl2_val; |
Sumeet Pawnikar | 35240eb | 2016-08-23 11:20:20 +0530 | [diff] [blame] | 300 | |
Mario Scheithauer | 38b6100 | 2017-07-25 10:52:41 +0200 | [diff] [blame] | 301 | if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) { |
| 302 | printk(BIOS_INFO, "Skip the RAPL settings.\n"); |
| 303 | return; |
| 304 | } |
| 305 | |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 306 | if (!dev || !dev->chip_info) { |
| 307 | printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n"); |
| 308 | return; |
| 309 | } |
Sumeet Pawnikar | 35240eb | 2016-08-23 11:20:20 +0530 | [diff] [blame] | 310 | |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 311 | cfg = dev->chip_info; |
| 312 | |
| 313 | /* Get units */ |
| 314 | rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT); |
| 315 | power_unit = 1 << (rapl_msr_reg.lo & 0xf); |
| 316 | |
| 317 | /* Get power defaults for this SKU */ |
| 318 | rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU); |
| 319 | tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK; |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 320 | pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK; |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 321 | min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK; |
| 322 | max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK; |
| 323 | |
| 324 | if (min_power > 0 && tdp < min_power) |
| 325 | tdp = min_power; |
| 326 | |
| 327 | if (max_power > 0 && tdp > max_power) |
| 328 | tdp = max_power; |
| 329 | |
| 330 | /* Set PL1 override value */ |
| 331 | tdp = (cfg->tdp_pl1_override_mw == 0) ? |
| 332 | tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000; |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 333 | /* Set PL2 override value */ |
| 334 | pl2_val = (cfg->tdp_pl2_override_mw == 0) ? |
| 335 | pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000; |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 336 | |
| 337 | /* Set long term power limit to TDP */ |
| 338 | limit.lo = tdp & PKG_POWER_LIMIT_MASK; |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 339 | /* Set PL1 Pkg Power clamp bit */ |
| 340 | limit.lo |= PKG_POWER_LIMIT_CLAMP; |
| 341 | |
| 342 | limit.lo |= PKG_POWER_LIMIT_EN; |
| 343 | limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT & |
| 344 | PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT; |
| 345 | |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 346 | /* Set short term power limit PL2 */ |
| 347 | limit.hi = pl2_val & PKG_POWER_LIMIT_MASK; |
| 348 | limit.hi |= PKG_POWER_LIMIT_EN; |
| 349 | |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 350 | /* Program package power limits in RAPL MSR */ |
| 351 | wrmsr(MSR_PKG_POWER_LIMIT, limit); |
| 352 | printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit, |
| 353 | 100 * (tdp % power_unit) / power_unit); |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 354 | printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit, |
| 355 | 100 * (pl2_val % power_unit) / power_unit); |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 356 | |
Sumeet Pawnikar | 428f90a | 2016-12-02 18:14:19 +0530 | [diff] [blame] | 357 | /* Setting RAPL MMIO register for Power limits. |
| 358 | * RAPL driver is using MSR instead of MMIO. |
| 359 | * So, disabled LIMIT_EN bit for MMIO. */ |
Subrata Banik | 208587e | 2017-05-19 18:38:24 +0530 | [diff] [blame] | 360 | MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN; |
| 361 | MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN; |
Sumeet Pawnikar | 35240eb | 2016-08-23 11:20:20 +0530 | [diff] [blame] | 362 | } |
| 363 | |
Mario Scheithauer | 841416f | 2017-09-18 17:08:48 +0200 | [diff] [blame] | 364 | /* Overwrites the SCI IRQ if another IRQ number is given by device tree. */ |
| 365 | static void set_sci_irq(void) |
| 366 | { |
| 367 | static struct soc_intel_apollolake_config *cfg; |
| 368 | struct device *dev = SA_DEV_ROOT; |
| 369 | uint32_t scis; |
| 370 | |
| 371 | if (!dev || !dev->chip_info) { |
| 372 | printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n"); |
| 373 | return; |
| 374 | } |
| 375 | |
| 376 | cfg = dev->chip_info; |
| 377 | |
| 378 | /* Change only if a device tree entry exists. */ |
| 379 | if (cfg->sci_irq) { |
| 380 | scis = soc_read_sci_irq_select(); |
| 381 | scis &= ~SCI_IRQ_SEL; |
| 382 | scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL; |
| 383 | soc_write_sci_irq_select(scis); |
| 384 | } |
| 385 | } |
| 386 | |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 387 | static void soc_init(void *data) |
| 388 | { |
Lance Zhao | 1bd0c0c | 2016-04-19 18:04:21 -0700 | [diff] [blame] | 389 | struct global_nvs_t *gnvs; |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 390 | |
Aaron Durbin | 81d1e09 | 2016-07-13 01:49:10 -0500 | [diff] [blame] | 391 | /* Snapshot the current GPIO IRQ polarities. FSP is setting a |
| 392 | * default policy that doesn't honor boards' requirements. */ |
| 393 | itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END); |
| 394 | |
Aaron Durbin | 6c191d8 | 2016-11-29 21:22:42 -0600 | [diff] [blame] | 395 | fsp_silicon_init(romstage_handoff_is_resume()); |
Lance Zhao | 1bd0c0c | 2016-04-19 18:04:21 -0700 | [diff] [blame] | 396 | |
Aaron Durbin | 81d1e09 | 2016-07-13 01:49:10 -0500 | [diff] [blame] | 397 | /* Restore GPIO IRQ polarities back to previous settings. */ |
| 398 | itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END); |
| 399 | |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 400 | /* override 'enabled' setting in device tree if needed */ |
| 401 | pcie_override_devicetree_after_silicon_init(); |
| 402 | |
Aaron Durbin | fadfc2e | 2016-07-01 16:36:03 -0500 | [diff] [blame] | 403 | /* |
| 404 | * Keep the P2SB device visible so it and the other devices are |
| 405 | * visible in coreboot for driver support and PCI resource allocation. |
| 406 | * There is a UPD setting for this, but it's more consistent to use |
| 407 | * hide and unhide symmetrically. |
| 408 | */ |
| 409 | p2sb_unhide(); |
| 410 | |
Lance Zhao | 1bd0c0c | 2016-04-19 18:04:21 -0700 | [diff] [blame] | 411 | /* Allocate ACPI NVS in CBMEM */ |
| 412 | gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs)); |
Sumeet Pawnikar | 35240eb | 2016-08-23 11:20:20 +0530 | [diff] [blame] | 413 | |
Sumeet Pawnikar | a247d8e | 2016-09-27 23:18:35 +0530 | [diff] [blame] | 414 | /* Set RAPL MSR for Package power limits*/ |
| 415 | set_power_limits(); |
Mario Scheithauer | 841416f | 2017-09-18 17:08:48 +0200 | [diff] [blame] | 416 | |
| 417 | /* |
| 418 | * FSP-S routes SCI to IRQ 9. With the help of this function you can |
| 419 | * select another IRQ for SCI. |
| 420 | */ |
| 421 | set_sci_irq(); |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 422 | } |
| 423 | |
Andrey Petrov | 868679f | 2016-05-12 19:11:48 -0700 | [diff] [blame] | 424 | static void soc_final(void *data) |
| 425 | { |
Andrey Petrov | 3dbea29 | 2016-06-14 22:20:28 -0700 | [diff] [blame] | 426 | /* Disable global reset, just in case */ |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 427 | pmc_global_reset_enable(0); |
Andrey Petrov | 3dbea29 | 2016-06-14 22:20:28 -0700 | [diff] [blame] | 428 | /* Make sure payload/OS can't trigger global reset */ |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 429 | pmc_global_reset_lock(); |
Andrey Petrov | 868679f | 2016-05-12 19:11:48 -0700 | [diff] [blame] | 430 | } |
| 431 | |
Lee Leahy | bab8be2 | 2017-03-09 09:53:58 -0800 | [diff] [blame] | 432 | static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig) |
| 433 | { |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 434 | switch (dev->path.pci.devfn) { |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 435 | case PCH_DEVFN_ISH: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 436 | silconfig->IshEnable = 0; |
| 437 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 438 | case PCH_DEVFN_SATA: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 439 | silconfig->EnableSata = 0; |
| 440 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 441 | case PCH_DEVFN_PCIE5: |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 442 | silconfig->PcieRootPortEn[0] = 0; |
| 443 | silconfig->PcieRpHotPlug[0] = 0; |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 444 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 445 | case PCH_DEVFN_PCIE6: |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 446 | silconfig->PcieRootPortEn[1] = 0; |
| 447 | silconfig->PcieRpHotPlug[1] = 0; |
| 448 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 449 | case PCH_DEVFN_PCIE1: |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 450 | silconfig->PcieRootPortEn[2] = 0; |
| 451 | silconfig->PcieRpHotPlug[2] = 0; |
| 452 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 453 | case PCH_DEVFN_PCIE2: |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 454 | silconfig->PcieRootPortEn[3] = 0; |
| 455 | silconfig->PcieRpHotPlug[3] = 0; |
| 456 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 457 | case PCH_DEVFN_PCIE3: |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 458 | silconfig->PcieRootPortEn[4] = 0; |
| 459 | silconfig->PcieRpHotPlug[4] = 0; |
| 460 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 461 | case PCH_DEVFN_PCIE4: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 462 | silconfig->PcieRootPortEn[5] = 0; |
Kane Chen | d779605 | 2016-07-11 12:17:13 +0800 | [diff] [blame] | 463 | silconfig->PcieRpHotPlug[5] = 0; |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 464 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 465 | case PCH_DEVFN_XHCI: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 466 | silconfig->Usb30Mode = 0; |
| 467 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 468 | case PCH_DEVFN_XDCI: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 469 | silconfig->UsbOtg = 0; |
| 470 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 471 | case PCH_DEVFN_I2C0: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 472 | silconfig->I2c0Enable = 0; |
| 473 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 474 | case PCH_DEVFN_I2C1: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 475 | silconfig->I2c1Enable = 0; |
| 476 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 477 | case PCH_DEVFN_I2C2: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 478 | silconfig->I2c2Enable = 0; |
| 479 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 480 | case PCH_DEVFN_I2C3: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 481 | silconfig->I2c3Enable = 0; |
| 482 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 483 | case PCH_DEVFN_I2C4: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 484 | silconfig->I2c4Enable = 0; |
| 485 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 486 | case PCH_DEVFN_I2C5: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 487 | silconfig->I2c5Enable = 0; |
| 488 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 489 | case PCH_DEVFN_I2C6: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 490 | silconfig->I2c6Enable = 0; |
| 491 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 492 | case PCH_DEVFN_I2C7: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 493 | silconfig->I2c7Enable = 0; |
| 494 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 495 | case PCH_DEVFN_UART0: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 496 | silconfig->Hsuart0Enable = 0; |
| 497 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 498 | case PCH_DEVFN_UART1: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 499 | silconfig->Hsuart1Enable = 0; |
| 500 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 501 | case PCH_DEVFN_UART2: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 502 | silconfig->Hsuart2Enable = 0; |
| 503 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 504 | case PCH_DEVFN_UART3: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 505 | silconfig->Hsuart3Enable = 0; |
| 506 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 507 | case PCH_DEVFN_SPI0: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 508 | silconfig->Spi0Enable = 0; |
| 509 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 510 | case PCH_DEVFN_SPI1: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 511 | silconfig->Spi1Enable = 0; |
| 512 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 513 | case PCH_DEVFN_SPI2: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 514 | silconfig->Spi2Enable = 0; |
| 515 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 516 | case PCH_DEVFN_SDCARD: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 517 | silconfig->SdcardEnabled = 0; |
| 518 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 519 | case PCH_DEVFN_EMMC: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 520 | silconfig->eMMCEnabled = 0; |
| 521 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 522 | case PCH_DEVFN_SDIO: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 523 | silconfig->SdioEnabled = 0; |
| 524 | break; |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 525 | case PCH_DEVFN_SMBUS: |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 526 | silconfig->SmbusEnable = 0; |
| 527 | break; |
Werner Zeh | de3ace0 | 2019-01-15 08:03:43 +0100 | [diff] [blame] | 528 | #if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) |
| 529 | case SA_DEVFN_IPU: |
| 530 | silconfig->IpuEn = 0; |
| 531 | break; |
| 532 | #endif |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 533 | default: |
| 534 | printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n", |
| 535 | PCI_SLOT(dev->path.pci.devfn), |
| 536 | PCI_FUNC(dev->path.pci.devfn)); |
| 537 | break; |
| 538 | } |
| 539 | } |
| 540 | |
Brandon Breitenstein | c31ba0e | 2016-07-27 17:34:45 -0700 | [diff] [blame] | 541 | static void parse_devicetree(FSP_S_CONFIG *silconfig) |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 542 | { |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 543 | struct device *dev = SA_DEV_ROOT; |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 544 | |
| 545 | if (!dev) { |
| 546 | printk(BIOS_ERR, "Could not find root device\n"); |
| 547 | return; |
| 548 | } |
| 549 | /* Only disable bus 0 devices. */ |
| 550 | for (dev = dev->bus->children; dev; dev = dev->sibling) { |
| 551 | if (!dev->enabled) |
| 552 | disable_dev(dev, silconfig); |
| 553 | } |
| 554 | } |
| 555 | |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 556 | static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config |
| 557 | *cfg, FSP_S_CONFIG *silconfig) |
| 558 | { |
| 559 | #if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these |
| 560 | fields in FspsUpd.h yet */ |
| 561 | uint8_t port; |
| 562 | |
| 563 | for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) { |
| 564 | if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0) |
| 565 | silconfig->PortUsb20PerPortTxPeHalf[port] = |
| 566 | cfg->usb2eye[port].Usb20PerPortTxPeHalf; |
| 567 | |
| 568 | if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0) |
| 569 | silconfig->PortUsb20PerPortPeTxiSet[port] = |
| 570 | cfg->usb2eye[port].Usb20PerPortPeTxiSet; |
| 571 | |
| 572 | if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0) |
| 573 | silconfig->PortUsb20PerPortTxiSet[port] = |
| 574 | cfg->usb2eye[port].Usb20PerPortTxiSet; |
| 575 | |
| 576 | if (cfg->usb2eye[port].Usb20HsSkewSel != 0) |
| 577 | silconfig->PortUsb20HsSkewSel[port] = |
| 578 | cfg->usb2eye[port].Usb20HsSkewSel; |
| 579 | |
| 580 | if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0) |
| 581 | silconfig->PortUsb20IUsbTxEmphasisEn[port] = |
| 582 | cfg->usb2eye[port].Usb20IUsbTxEmphasisEn; |
| 583 | |
| 584 | if (cfg->usb2eye[port].Usb20PerPortRXISet != 0) |
| 585 | silconfig->PortUsb20PerPortRXISet[port] = |
| 586 | cfg->usb2eye[port].Usb20PerPortRXISet; |
| 587 | |
| 588 | if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0) |
| 589 | silconfig->PortUsb20HsNpreDrvSel[port] = |
| 590 | cfg->usb2eye[port].Usb20HsNpreDrvSel; |
| 591 | } |
| 592 | #endif |
| 593 | } |
| 594 | |
| 595 | static void glk_fsp_silicon_init_params_cb( |
| 596 | struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig) |
| 597 | { |
Srinidhi N Kaushik | 5af546c | 2018-05-14 23:33:55 -0700 | [diff] [blame] | 598 | #if IS_ENABLED(CONFIG_SOC_INTEL_GLK) |
Seunghwan Kim | f7fd9b1 | 2019-01-24 16:17:44 +0900 | [diff] [blame] | 599 | uint8_t port; |
| 600 | |
| 601 | for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) { |
| 602 | if (!cfg->usb2eye[port].Usb20OverrideEn) |
| 603 | continue; |
| 604 | |
| 605 | silconfig->Usb2AfePehalfbit[port] = |
| 606 | cfg->usb2eye[port].Usb20PerPortTxPeHalf; |
| 607 | silconfig->Usb2AfePetxiset[port] = |
| 608 | cfg->usb2eye[port].Usb20PerPortPeTxiSet; |
| 609 | silconfig->Usb2AfeTxiset[port] = |
| 610 | cfg->usb2eye[port].Usb20PerPortTxiSet; |
| 611 | silconfig->Usb2AfePredeemp[port] = |
| 612 | cfg->usb2eye[port].Usb20IUsbTxEmphasisEn; |
| 613 | } |
| 614 | |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 615 | silconfig->Gmm = 0; |
Shamile Khan | c4276a3 | 2018-03-14 18:09:19 -0700 | [diff] [blame] | 616 | |
| 617 | /* On Geminilake, we need to override the default FSP PCIe de-emphasis |
| 618 | * settings using the device tree settings. This is because PCIe |
| 619 | * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection |
| 620 | * requires de-emphasis disabled. If we make this change common to both |
| 621 | * Apollolake and Geminilake, then we need to add mainboard device tree |
| 622 | * de-emphasis settings of 1 to Apollolake systems. |
| 623 | */ |
| 624 | memcpy(silconfig->PcieRpSelectableDeemphasis, |
| 625 | cfg->pcie_rp_deemphasis_enable, |
| 626 | sizeof(silconfig->PcieRpSelectableDeemphasis)); |
Srinidhi N Kaushik | 5af546c | 2018-05-14 23:33:55 -0700 | [diff] [blame] | 627 | /* |
| 628 | * FSP does not know what the clock requirements are for the |
| 629 | * device on SPI bus, hence it should not modify what coreboot |
| 630 | * has set up. Hence skipping in FSP. |
| 631 | */ |
| 632 | silconfig->SkipSpiPCP = 1; |
John Zhao | e673e5c | 2018-10-30 15:12:11 -0700 | [diff] [blame] | 633 | |
| 634 | /* |
| 635 | * FSP provides UPD interface to execute IPC command. In order to |
| 636 | * improve boot performance, configure PmicPmcIpcCtrl for PMC to program |
| 637 | * PMIC PCH_PWROK delay. |
John Zhao | 91600a3 | 2019-01-10 12:13:38 -0800 | [diff] [blame] | 638 | */ |
John Zhao | e673e5c | 2018-10-30 15:12:11 -0700 | [diff] [blame] | 639 | silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl; |
John Zhao | 91600a3 | 2019-01-10 12:13:38 -0800 | [diff] [blame] | 640 | |
| 641 | /* |
| 642 | * Options to disable XHCI Link Compliance Mode. |
| 643 | */ |
| 644 | silconfig->DisableComplianceMode = cfg->DisableComplianceMode; |
John Zhao | 9a4beb4 | 2019-01-28 16:04:35 -0800 | [diff] [blame] | 645 | |
| 646 | /* |
| 647 | * Options to change USB3 ModPhy setting for Integrated Filter value. |
| 648 | */ |
| 649 | silconfig->ModPhyIfValue = cfg->ModPhyIfValue; |
| 650 | |
| 651 | /* |
| 652 | * Options to bump USB3 LDO voltage with 40mv. |
| 653 | */ |
| 654 | silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump; |
| 655 | |
| 656 | /* |
| 657 | * Options to adjust PMIC Vdd2 voltage. |
| 658 | */ |
| 659 | silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage; |
Srinidhi N Kaushik | 5af546c | 2018-05-14 23:33:55 -0700 | [diff] [blame] | 660 | #endif |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 661 | } |
| 662 | |
Aaron Durbin | 6403167 | 2018-04-21 14:45:32 -0600 | [diff] [blame] | 663 | void __weak mainboard_devtree_update(struct device *dev) |
Kane Chen | 5bddcc4 | 2017-08-22 11:37:18 +0800 | [diff] [blame] | 664 | { |
Elyes HAOUAS | 88607a4 | 2018-10-05 10:36:45 +0200 | [diff] [blame] | 665 | /* Override dev tree settings per board */ |
Kane Chen | 5bddcc4 | 2017-08-22 11:37:18 +0800 | [diff] [blame] | 666 | } |
| 667 | |
Brandon Breitenstein | c31ba0e | 2016-07-27 17:34:45 -0700 | [diff] [blame] | 668 | void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 669 | { |
Lee Leahy | 1d20fe7 | 2017-03-09 09:50:28 -0800 | [diff] [blame] | 670 | FSP_S_CONFIG *silconfig = &silupd->FspsConfig; |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 671 | static struct soc_intel_apollolake_config *cfg; |
| 672 | |
| 673 | /* Load VBT before devicetree-specific config. */ |
Patrick Georgi | 2257959 | 2017-10-06 17:36:09 +0200 | [diff] [blame] | 674 | silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get(); |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 675 | |
Subrata Banik | 2ee54db | 2017-03-05 12:37:00 +0530 | [diff] [blame] | 676 | struct device *dev = SA_DEV_ROOT; |
Andrey Petrov | 78461a9 | 2016-06-28 12:14:33 -0700 | [diff] [blame] | 677 | |
Patrick Georgi | 831d65d | 2016-04-14 11:53:48 +0200 | [diff] [blame] | 678 | if (!dev || !dev->chip_info) { |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 679 | printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n"); |
| 680 | return; |
| 681 | } |
| 682 | |
Kane Chen | 5bddcc4 | 2017-08-22 11:37:18 +0800 | [diff] [blame] | 683 | mainboard_devtree_update(dev); |
| 684 | |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 685 | cfg = dev->chip_info; |
| 686 | |
Jagadish Krishnamoorthy | b023e5e | 2016-06-22 18:32:17 -0700 | [diff] [blame] | 687 | /* Parse device tree and disable unused device*/ |
| 688 | parse_devicetree(silconfig); |
| 689 | |
Furquan Shaikh | 6d5e10c | 2018-03-14 19:57:16 -0700 | [diff] [blame] | 690 | memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin, |
| 691 | sizeof(silconfig->PcieRpClkReqNumber)); |
Andrey Petrov | e07e13d | 2016-03-18 14:43:00 -0700 | [diff] [blame] | 692 | |
Furquan Shaikh | 2cfc862 | 2018-03-14 21:43:04 -0700 | [diff] [blame] | 693 | memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable, |
| 694 | sizeof(silconfig->PcieRpHotPlug)); |
| 695 | |
Nico Huber | 8885529 | 2018-11-27 15:13:22 +0100 | [diff] [blame] | 696 | switch (cfg->serirq_mode) { |
| 697 | case SERIRQ_QUIET: |
| 698 | silconfig->SirqEnable = 1; |
| 699 | silconfig->SirqMode = 0; |
| 700 | break; |
| 701 | case SERIRQ_CONTINUOUS: |
| 702 | silconfig->SirqEnable = 1; |
| 703 | silconfig->SirqMode = 1; |
| 704 | break; |
| 705 | case SERIRQ_OFF: |
| 706 | default: |
| 707 | silconfig->SirqEnable = 0; |
| 708 | break; |
| 709 | } |
| 710 | |
Zhao, Lijian | 1b8ee0b | 2016-05-17 19:01:34 -0700 | [diff] [blame] | 711 | if (cfg->emmc_tx_cmd_cntl != 0) |
| 712 | silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl; |
| 713 | if (cfg->emmc_tx_data_cntl1 != 0) |
| 714 | silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1; |
| 715 | if (cfg->emmc_tx_data_cntl2 != 0) |
| 716 | silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2; |
| 717 | if (cfg->emmc_rx_cmd_data_cntl1 != 0) |
| 718 | silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1; |
| 719 | if (cfg->emmc_rx_strobe_cntl != 0) |
| 720 | silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl; |
| 721 | if (cfg->emmc_rx_cmd_data_cntl2 != 0) |
| 722 | silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2; |
Mario Scheithauer | 9116eb6 | 2018-08-23 11:39:19 +0200 | [diff] [blame] | 723 | if (cfg->emmc_host_max_speed != 0) |
| 724 | silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed; |
Zhao, Lijian | 1b8ee0b | 2016-05-17 19:01:34 -0700 | [diff] [blame] | 725 | |
Saurabh Satija | e46dbcc | 2016-05-03 15:15:31 -0700 | [diff] [blame] | 726 | silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable; |
| 727 | |
Lee Leahy | 07441b5 | 2017-03-09 10:59:25 -0800 | [diff] [blame] | 728 | /* Disable monitor mwait since it is broken due to a hardware bug |
Cole Nelson | f357c25 | 2017-05-16 11:38:59 -0700 | [diff] [blame] | 729 | * without a fix. Specific to Apollolake. |
Lee Leahy | 07441b5 | 2017-03-09 10:59:25 -0800 | [diff] [blame] | 730 | */ |
Cole Nelson | f357c25 | 2017-05-16 11:38:59 -0700 | [diff] [blame] | 731 | if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK)) |
| 732 | silconfig->MonitorMwaitEnable = 0; |
Bora Guvendik | 60cc75d | 2016-07-25 14:44:51 -0700 | [diff] [blame] | 733 | |
Subrata Banik | f699c14 | 2018-06-08 17:57:37 +0530 | [diff] [blame] | 734 | silconfig->SkipMpInit = !chip_get_fsp_mp_init(); |
Venkateswarlu Vinjamuri | 1a5e32c | 2016-10-31 17:15:30 -0700 | [diff] [blame] | 735 | |
Furquan Shaikh | cad9b63 | 2016-06-20 16:08:42 -0700 | [diff] [blame] | 736 | /* Disable setting of EISS bit in FSP. */ |
| 737 | silconfig->SpiEiss = 0; |
Ravi Sarawadi | 3a21d0f | 2016-08-10 11:33:56 -0700 | [diff] [blame] | 738 | |
| 739 | /* Disable FSP from locking access to the RTC NVRAM */ |
| 740 | silconfig->RtcLock = 0; |
Venkateswarlu Vinjamuri | 88df48c | 2016-09-02 16:04:27 -0700 | [diff] [blame] | 741 | |
| 742 | /* Enable Audio clk gate and power gate */ |
| 743 | silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable; |
| 744 | silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable; |
| 745 | /* Bios config lockdown Audio clk and power gate */ |
| 746 | silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown; |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 747 | if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) |
| 748 | glk_fsp_silicon_init_params_cb(cfg, silconfig); |
| 749 | else |
| 750 | apl_fsp_silicon_init_params_cb(cfg, silconfig); |
Duncan Laurie | 4c8fbc0 | 2018-03-26 02:19:58 -0700 | [diff] [blame] | 751 | |
| 752 | /* Enable xDCI controller if enabled in devicetree and allowed */ |
| 753 | dev = dev_find_slot(0, PCH_DEVFN_XDCI); |
| 754 | if (!xdci_can_enable()) |
| 755 | dev->enabled = 0; |
| 756 | silconfig->UsbOtg = dev->enabled; |
Werner Zeh | 279afdc | 2019-02-01 12:32:51 +0100 | [diff] [blame] | 757 | |
| 758 | /* Set VTD feature according to devicetree */ |
| 759 | silconfig->VtdEnable = cfg->enable_vtd; |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 760 | } |
| 761 | |
| 762 | struct chip_operations soc_intel_apollolake_ops = { |
| 763 | CHIP_NAME("Intel Apollolake SOC") |
John Zhao | 57aa8b6 | 2019-01-14 09:15:50 -0800 | [diff] [blame] | 764 | .enable_dev = &enable_dev, |
| 765 | .init = &soc_init, |
| 766 | .final = &soc_final |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 767 | }; |
| 768 | |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 769 | static void drop_privilege_all(void) |
| 770 | { |
| 771 | /* Drop privilege level on all the CPUs */ |
Subrata Banik | 3337497 | 2018-04-24 13:45:30 +0530 | [diff] [blame] | 772 | if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0) |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 773 | printk(BIOS_ERR, "failed to enable untrusted mode\n"); |
| 774 | } |
| 775 | |
John Zhao | 7dff726 | 2018-07-30 13:54:25 -0700 | [diff] [blame] | 776 | static void configure_xhci_host_mode_port0(void) |
| 777 | { |
| 778 | uint32_t *cfg0; |
| 779 | uint32_t *cfg1; |
| 780 | const struct resource *res; |
| 781 | uint32_t reg; |
| 782 | struct stopwatch sw; |
| 783 | struct device *xhci_dev = PCH_DEV_XHCI; |
| 784 | |
| 785 | printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n"); |
| 786 | res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0); |
| 787 | cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0); |
| 788 | cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1); |
| 789 | reg = read32(cfg0); |
John Zhao | db2f91b | 2018-08-21 15:02:54 -0700 | [diff] [blame] | 790 | if (!(reg & SW_IDPIN_EN_MASK)) |
John Zhao | 7dff726 | 2018-07-30 13:54:25 -0700 | [diff] [blame] | 791 | return; |
| 792 | |
| 793 | reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK); |
| 794 | write32(cfg0, reg); |
| 795 | |
| 796 | stopwatch_init_msecs_expire(&sw, 10); |
| 797 | /* Wait for the host mode status bit. */ |
| 798 | while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) { |
| 799 | if (stopwatch_expired(&sw)) { |
| 800 | printk(BIOS_ERR, "Timed out waiting for host mode.\n"); |
| 801 | return; |
| 802 | } |
| 803 | } |
| 804 | |
| 805 | printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n", |
| 806 | stopwatch_duration_msecs(&sw)); |
| 807 | } |
| 808 | |
| 809 | static int check_xdci_enable(void) |
| 810 | { |
| 811 | struct device *dev = PCH_DEV_XDCI; |
| 812 | |
| 813 | return !!dev->enabled; |
| 814 | } |
| 815 | |
Lee Leahy | 806fa24 | 2016-08-01 13:55:02 -0700 | [diff] [blame] | 816 | void platform_fsp_notify_status(enum fsp_notify_phase phase) |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 817 | { |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 818 | if (phase == END_OF_FIRMWARE) { |
Furquan Shaikh | d2c2f83 | 2018-11-07 10:24:31 -0800 | [diff] [blame] | 819 | |
| 820 | /* |
| 821 | * Before hiding P2SB device and dropping privilege level, |
| 822 | * dump CSE status and disable HECI1 interface. |
| 823 | */ |
| 824 | heci_cse_lockdown(); |
| 825 | |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 826 | /* Hide the P2SB device to align with previous behavior. */ |
Aaron Durbin | fadfc2e | 2016-07-01 16:36:03 -0500 | [diff] [blame] | 827 | p2sb_hide(); |
Furquan Shaikh | d2c2f83 | 2018-11-07 10:24:31 -0800 | [diff] [blame] | 828 | |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 829 | /* |
| 830 | * As per guidelines BIOS is recommended to drop CPU privilege |
| 831 | * level to IA_UNTRUSTED. After that certain device registers |
| 832 | * and MSRs become inaccessible supposedly increasing system |
| 833 | * security. |
| 834 | */ |
| 835 | drop_privilege_all(); |
John Zhao | 7dff726 | 2018-07-30 13:54:25 -0700 | [diff] [blame] | 836 | |
| 837 | /* |
| 838 | * When USB OTG is set, GLK FSP enables xHCI SW ID pin and |
| 839 | * configures USB-C as device mode. Force USB-C into host mode. |
| 840 | */ |
| 841 | if (check_xdci_enable()) |
| 842 | configure_xhci_host_mode_port0(); |
John Zhao | 57aa8b6 | 2019-01-14 09:15:50 -0800 | [diff] [blame] | 843 | |
| 844 | /* |
| 845 | * Override GLK xhci clock gating register(XHCLKGTEN) to |
| 846 | * mitigate usb device suspend and resume failure. |
| 847 | */ |
| 848 | if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) { |
| 849 | uint32_t *cfg; |
| 850 | const struct resource *res; |
| 851 | uint32_t reg; |
| 852 | struct device *xhci_dev = PCH_DEV_XHCI; |
| 853 | |
| 854 | res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0); |
| 855 | cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN); |
| 856 | reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE | |
| 857 | HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE | |
| 858 | XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE | |
| 859 | XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE | |
| 860 | IOSFGBLCGE; |
| 861 | write32(cfg, reg); |
| 862 | } |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 863 | } |
Andrey Petrov | 70efecd | 2016-03-04 21:41:13 -0800 | [diff] [blame] | 864 | } |
| 865 | |
Furquan Shaikh | 6ac226d | 2016-06-15 17:13:20 -0700 | [diff] [blame] | 866 | /* |
Furquan Shaikh | d6c5559 | 2016-11-21 12:41:20 -0800 | [diff] [blame] | 867 | * spi_flash init() needs to run unconditionally on every boot (including |
| 868 | * resume) to allow write protect to be disabled for eventlog and nvram |
| 869 | * updates. This needs to be done as early as possible in ramstage. Thus, add a |
| 870 | * callback for entry into BS_PRE_DEVICE. |
Furquan Shaikh | 6ac226d | 2016-06-15 17:13:20 -0700 | [diff] [blame] | 871 | */ |
Furquan Shaikh | d6c5559 | 2016-11-21 12:41:20 -0800 | [diff] [blame] | 872 | static void spi_flash_init_cb(void *unused) |
Furquan Shaikh | 6ac226d | 2016-06-15 17:13:20 -0700 | [diff] [blame] | 873 | { |
Barnali Sarkar | e70142c | 2017-03-28 16:32:33 +0530 | [diff] [blame] | 874 | fast_spi_init(); |
Furquan Shaikh | 6ac226d | 2016-06-15 17:13:20 -0700 | [diff] [blame] | 875 | } |
| 876 | |
Furquan Shaikh | d6c5559 | 2016-11-21 12:41:20 -0800 | [diff] [blame] | 877 | BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL); |