blob: 575c7a1ed0f21606226a9696b3b7ecb83459c8ba [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh903472c2017-12-04 17:41:44 -08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "1"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Frank Wu2a67c372018-03-30 14:24:05 +080027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Furquan Shaikh903472c2017-12-04 17:41:44 -080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
Kane Chencb8123a2018-01-22 16:24:10 +080034 register "SataSalpSupport" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080035 register "DspEnable" = "1"
36 register "IoBufferOwnership" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080037 register "SsicPortEnable" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080038 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080039 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020040 register "SaGv" = "SaGv_Enabled"
Furquan Shaikh903472c2017-12-04 17:41:44 -080041 register "PmConfigSlpS3MinAssert" = "2" # 50ms
42 register "PmConfigSlpS4MinAssert" = "1" # 1s
43 register "PmConfigSlpSusMinAssert" = "1" # 500ms
44 register "PmConfigSlpAMinAssert" = "3" # 2s
Furquan Shaikh903472c2017-12-04 17:41:44 -080045
Shelley Chen60c44e22018-08-01 10:41:27 -070046 # Intersil VR c-state issue workaround
47 # send VR mailbox command for IA/GT/SA rails
48 register "IslVrCmd" = "2"
49
Furquan Shaikh903472c2017-12-04 17:41:44 -080050 # VR Settings Configuration for 4 Domains
51 #+----------------+-------+-------+-------+-------+
52 #| Domain/Setting | SA | IA | GTUS | GTS |
53 #+----------------+-------+-------+-------+-------+
54 #| Psi1Threshold | 20A | 20A | 20A | 20A |
55 #| Psi2Threshold | 2A | 2A | 2A | 2A |
56 #| Psi3Threshold | 1A | 1A | 1A | 1A |
57 #| Psi3Enable | 1 | 1 | 1 | 1 |
58 #| Psi4Enable | 1 | 1 | 1 | 1 |
59 #| ImonSlope | 0 | 0 | 0 | 0 |
60 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080061 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080062 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
63 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080064 #+----------------+-------+-------+-------+-------+
65 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
66 .vr_config_enable = 1,
67 .psi1threshold = VR_CFG_AMP(20),
68 .psi2threshold = VR_CFG_AMP(2),
69 .psi3threshold = VR_CFG_AMP(1),
70 .psi3enable = 1,
71 .psi4enable = 1,
72 .imon_slope = 0x0,
73 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080074 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080075 .ac_loadline = 1100,
76 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -080077 }"
78
79 register "domain_vr_config[VR_IA_CORE]" = "{
80 .vr_config_enable = 1,
81 .psi1threshold = VR_CFG_AMP(20),
82 .psi2threshold = VR_CFG_AMP(2),
83 .psi3threshold = VR_CFG_AMP(1),
84 .psi3enable = 1,
85 .psi4enable = 1,
86 .imon_slope = 0x0,
87 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080088 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080089 .ac_loadline = 240,
90 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -080091 }"
92
93 register "domain_vr_config[VR_GT_UNSLICED]" = "{
94 .vr_config_enable = 1,
95 .psi1threshold = VR_CFG_AMP(20),
96 .psi2threshold = VR_CFG_AMP(2),
97 .psi3threshold = VR_CFG_AMP(1),
98 .psi3enable = 1,
99 .psi4enable = 1,
100 .imon_slope = 0x0,
101 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800102 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800103 .ac_loadline = 310,
104 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800105 }"
106
107 register "domain_vr_config[VR_GT_SLICED]" = "{
108 .vr_config_enable = 1,
109 .psi1threshold = VR_CFG_AMP(20),
110 .psi2threshold = VR_CFG_AMP(2),
111 .psi3threshold = VR_CFG_AMP(1),
112 .psi3enable = 1,
113 .psi4enable = 1,
114 .imon_slope = 0x0,
115 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800116 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800117 .ac_loadline = 310,
118 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800119 }"
120
121 # Root port 4 (x1)
122 # PcieRpEnable: Enable root port
123 # PcieRpClkReqSupport: Enable CLKREQ#
124 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530125 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800126 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
127 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
128 register "PcieRpEnable[3]" = "1"
129 register "PcieRpClkReqSupport[3]" = "1"
130 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530131 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800132 register "PcieRpAdvancedErrorReporting[3]" = "1"
133 register "PcieRpLtrEnable[3]" = "1"
134
135 # Root port 5 (x4)
136 # PcieRpEnable: Enable root port
137 # PcieRpClkReqSupport: Enable CLKREQ#
138 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530139 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800140 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
141 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
142 register "PcieRpEnable[4]" = "1"
143 register "PcieRpClkReqSupport[4]" = "1"
144 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530145 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800146 register "PcieRpAdvancedErrorReporting[4]" = "1"
147 register "PcieRpLtrEnable[4]" = "1"
148
149 # Root port 9 (x2)
150 # PcieRpEnable: Enable root port
151 # PcieRpClkReqSupport: Enable CLKREQ#
152 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530153 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800154 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
155 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
156 register "PcieRpEnable[8]" = "1"
157 register "PcieRpClkReqSupport[8]" = "1"
158 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530159 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800160 register "PcieRpAdvancedErrorReporting[8]" = "1"
161 register "PcieRpLtrEnable[8]" = "1"
162
163 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
164 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
165 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
166 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
167 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
168 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
169 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
170
171 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
172 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
173 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
174 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
175
176 # Touchscreen
177 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
178
179 # Trackpad
180 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
181
182 # Pen
183 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
184
185 # Audio
186 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
187
Subrata Banikc4986eb2018-05-09 14:55:09 +0530188 # Intel Common SoC Config
189 #+-------------------+---------------------------+
190 #| Field | Value |
191 #+-------------------+---------------------------+
Subrata Banikc4986eb2018-05-09 14:55:09 +0530192 #| GSPI0 | cr50 TPM. Early init is |
193 #| | required to set up a BAR |
194 #| | for TPM communication |
195 #| | before memory is up |
196 #| I2C0 | Touchscreen |
197 #| I2C1 | Trackpad |
198 #| I2C2 | Pen |
199 #| I2C3 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530200 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530201 #+-------------------+---------------------------+
202 register "common_soc_config" = "{
Subrata Banikc4986eb2018-05-09 14:55:09 +0530203 .gspi[0] = {
204 .speed_mhz = 1,
205 .early_init = 1,
206 },
207 .i2c[0] = {
208 .speed = I2C_SPEED_FAST,
209 .speed_config[0] = {
210 .speed = I2C_SPEED_FAST,
211 .scl_lcnt = 185,
212 .scl_hcnt = 90,
213 .sda_hold = 36,
214 },
215 },
216 .i2c[1] = {
217 .speed = I2C_SPEED_FAST,
218 .speed_config[0] = {
219 .speed = I2C_SPEED_FAST,
220 .scl_lcnt = 185,
221 .scl_hcnt = 90,
222 .sda_hold = 36,
223 },
224 .early_init = 1,
225 },
226 .i2c[2] = {
227 .speed = I2C_SPEED_FAST,
228 .speed_config[0] = {
229 .speed = I2C_SPEED_FAST,
230 .scl_lcnt = 185,
231 .scl_hcnt = 100,
232 .sda_hold = 36,
233 },
234 },
235 .i2c[3] = {
236 .speed = I2C_SPEED_FAST,
237 .speed_config[0] = {
238 .speed = I2C_SPEED_FAST,
239 .scl_lcnt = 195,
240 .scl_hcnt = 90,
241 .sda_hold = 36,
242 },
243 },
Subrata Banikc077b222019-08-01 10:50:35 +0530244 .pch_thermal_trip = 75,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800245 }"
246
247 # Must leave UART0 enabled or SD/eMMC will not work as PCI
248 register "SerialIoDevMode" = "{
249 [PchSerialIoIndexI2C0] = PchSerialIoPci,
250 [PchSerialIoIndexI2C1] = PchSerialIoPci,
251 [PchSerialIoIndexI2C2] = PchSerialIoPci,
252 [PchSerialIoIndexI2C3] = PchSerialIoPci,
253 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
254 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
255 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chen715cb402018-10-26 14:07:16 -0700256 [PchSerialIoIndexSpi1] = PchSerialIoPci,
Angel Pons08564942021-06-04 18:55:03 +0200257 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800258 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
259 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
260 }"
261
John Su31ff06a2018-06-13 14:28:46 +0800262 register "tcc_offset" = "3" # TCC of 97C
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530263 register "power_limits_config" = "{
264 .psys_pmax = 101,
265 }"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800266
Furquan Shaikh903472c2017-12-04 17:41:44 -0800267 device cpu_cluster 0 on
268 device lapic 0 on end
269 end
270 device domain 0 on
271 device pci 00.0 on end # Host Bridge
272 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200273 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200274 device pci 05.0 off end # SA IMGU
Furquan Shaikh903472c2017-12-04 17:41:44 -0800275 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700276 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800277 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200278 device pci 14.3 off end # Camera
Crystal Line099b302018-02-26 17:04:06 +0800279 device pci 15.0 on
280 chip drivers/i2c/generic
281 register "hid" = ""ELAN0001""
282 register "desc" = ""ELAN Touchscreen""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600283 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500284 register "detect" = "1"
Crystal Line099b302018-02-26 17:04:06 +0800285 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
286 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700287 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700288 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700289 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700290 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800291 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700292 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
293 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800294 device i2c 10 on end
295 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800296 chip drivers/i2c/generic
297 register "hid" = ""RAYD0001""
298 register "desc" = ""Raydium Touchscreen""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600299 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500300 register "detect" = "1"
Ren Kuod48a3a32018-10-31 10:22:39 +0800301 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
302 register "reset_delay_ms" = "1"
303 register "reset_off_delay_ms" = "2"
304 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
305 register "enable_delay_ms" = "10"
306 register "enable_off_delay_ms" = "100"
307 register "has_power_resource" = "1"
308 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
309 register "stop_delay_ms" = "20"
310 register "stop_off_delay_ms" = "2"
311 device i2c 39 on end
312 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800313 chip drivers/i2c/hid
314 register "generic.hid" = ""SYTS7817""
315 register "generic.desc" = ""Synaptics Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700316 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500317 register "generic.detect" = "1"
Ivy Jianaeb50d22018-04-30 11:38:00 +0800318 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
319 register "generic.enable_delay_ms" = "45"
320 register "generic.has_power_resource" = "1"
321 register "generic.disable_gpio_export_in_crs" = "1"
322 register "hid_desc_reg_offset" = "0x20"
323 device i2c 20 on end
324 end
Crystal Line547bfc2018-11-21 15:58:20 +0800325 chip drivers/i2c/hid
326 register "generic.hid" = ""GTCH7503""
327 register "generic.desc" = ""G2TOUCH Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700328 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500329 register "generic.detect" = "1"
Crystal Line547bfc2018-11-21 15:58:20 +0800330 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
331 register "generic.reset_delay_ms" = "50"
332 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
333 register "generic.enable_delay_ms" = "1"
334 register "generic.has_power_resource" = "1"
335 register "generic.disable_gpio_export_in_crs" = "1"
336 register "hid_desc_reg_offset" = "0x01"
337 device i2c 40 on end
338 end
Crystal Line099b302018-02-26 17:04:06 +0800339 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800340 device pci 15.1 on
341 chip drivers/i2c/generic
342 register "hid" = ""ELAN0000""
343 register "desc" = ""ELAN Touchpad""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600344 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800345 register "wake" = "GPE0_DW2_16"
Matt DeVillier20e1dc22022-09-01 15:25:25 -0500346 register "detect" = "1"
van_chenb94b2c72018-01-05 15:45:03 +0800347 device i2c 15 on end
348 end
ivy_jianb7641e82018-04-30 09:53:11 +0800349 chip drivers/i2c/hid
Matt DeVillierf75172f2022-12-19 15:16:32 -0600350 register "generic.hid" = ""SYNA0000""
351 register "generic.cid" = ""ACPI0C50""
ivy_jianb7641e82018-04-30 09:53:11 +0800352 register "generic.desc" = ""Synaptics Touchpad""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700353 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E3_IRQ)"
ivy_jianb7641e82018-04-30 09:53:11 +0800354 register "generic.wake" = "GPE0_DW2_16"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500355 register "generic.detect" = "1"
ivy_jianb7641e82018-04-30 09:53:11 +0800356 register "hid_desc_reg_offset" = "0x20"
357 device i2c 0x2c on end
358 end
van_chenb94b2c72018-01-05 15:45:03 +0800359 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800360 device pci 15.2 on
Angel Ponse16692e2020-08-03 12:54:48 +0200361 chip drivers/i2c/hid
362 register "generic.hid" = ""WCOM005C""
363 register "generic.desc" = ""WCOM Digitizer""
364 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500365 register "generic.detect" = "1"
jasper leef393d432018-03-05 20:01:42 +0800366 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
367 register "generic.reset_delay_ms" = "20"
368 register "generic.has_power_resource" = "1"
369 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700370 register "generic.wake" = "GPE0_DW2_01"
Angel Ponse16692e2020-08-03 12:54:48 +0200371 register "hid_desc_reg_offset" = "0x1"
372 device i2c 0x9 on end
373 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700374 chip drivers/generic/gpio_keys
375 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700376 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
377 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700378 register "key.linux_code" = "SW_PEN_INSERTED"
379 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700380 register "key.label" = ""pen_insert""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700381 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700382 device generic 0 on end
383 end
jasper leef393d432018-03-05 20:01:42 +0800384 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800385 device pci 15.3 on
386 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530387 register "hid" = ""MX98357A""
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800388 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
389 register "sdmode_delay" = "5"
390 device generic 0 on end
391 end
392 chip drivers/i2c/da7219
393 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
394 register "btn_cfg" = "50"
395 register "mic_det_thr" = "500"
396 register "jack_ins_deb" = "20"
397 register "jack_det_rate" = ""32ms_64ms""
398 register "jack_rem_deb" = "1"
399 register "a_d_btn_thr" = "0xa"
400 register "d_b_btn_thr" = "0x16"
401 register "b_c_btn_thr" = "0x21"
402 register "c_mic_btn_thr" = "0x3e"
403 register "btn_avg" = "4"
404 register "adc_1bit_rpt" = "1"
405 register "micbias_lvl" = "2600"
406 register "mic_amp_in_sel" = ""diff""
407 device i2c 1A on end
408 end
409 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800410 device pci 16.0 on end # Management Engine Interface 1
411 device pci 16.1 off end # Management Engine Interface 2
412 device pci 16.2 off end # Management Engine IDE-R
413 device pci 16.3 off end # Management Engine KT Redirection
414 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800415 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800416 device pci 19.0 on end # UART #2
417 device pci 19.1 off end # I2C #5
418 device pci 19.2 off end # I2C #4
419 device pci 1c.0 on end # PCI Express Port 1
420 device pci 1c.1 off end # PCI Express Port 2
421 device pci 1c.2 off end # PCI Express Port 3
422 device pci 1c.3 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700423 chip drivers/wifi/generic
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800424 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800425 device pci 00.0 on end
426 end
427 end # PCI Express Port 4
428 device pci 1c.4 on end # PCI Express Port 5
429 device pci 1c.5 off end # PCI Express Port 6
430 device pci 1c.6 off end # PCI Express Port 7
431 device pci 1c.7 off end # PCI Express Port 8
432 device pci 1d.0 on end # PCI Express Port 9
433 device pci 1d.1 off end # PCI Express Port 10
434 device pci 1d.2 off end # PCI Express Port 11
435 device pci 1d.3 off end # PCI Express Port 12
436 device pci 1e.0 on end # UART #0
437 device pci 1e.1 off end # UART #1
438 device pci 1e.2 on
439 chip drivers/spi/acpi
440 register "hid" = "ACPI_DT_NAMESPACE_HID"
441 register "compat_string" = ""google,cr50""
442 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
443 device spi 0 on end
444 end
445 end # GSPI #0
Shelley Chen715cb402018-10-26 14:07:16 -0700446 device pci 1e.3 on
447 chip drivers/spi/acpi
448 register "name" = ""CRFP""
449 register "hid" = "ACPI_DT_NAMESPACE_HID"
450 register "uid" = "1"
451 register "compat_string" = ""google,cros-ec-spi""
Shelley Chenc4ce11b2018-11-27 17:19:53 -0800452 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B0_IRQ)"
453 register "wake" = "GPE0_DW0_01" # GPP_B1
Shelley Chen715cb402018-10-26 14:07:16 -0700454 device spi 0 on end
455 end # FPMCU
456 end # GSPI #1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800457 device pci 1e.4 on end # eMMC
458 device pci 1e.5 off end # SDIO
459 device pci 1e.6 off end # SDCard
460 device pci 1f.0 on
461 chip ec/google/chromeec
462 device pnp 0c09.0 on end
463 end
464 end # LPC Interface
465 device pci 1f.1 on end # P2SB
466 device pci 1f.2 on end # Power Management Controller
467 device pci 1f.3 on end # Intel HDA
468 device pci 1f.4 on end # SMBus
469 device pci 1f.5 on end # PCH SPI
470 device pci 1f.6 off end # GbE
471 end
472end