blob: 34163efc5155d062c0ad300fa2b8b98f0e762a01 [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh903472c2017-12-04 17:41:44 -08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "1"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Frank Wu2a67c372018-03-30 14:24:05 +080027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Furquan Shaikh903472c2017-12-04 17:41:44 -080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
Kane Chencb8123a2018-01-22 16:24:10 +080034 register "SataSalpSupport" = "0"
Furquan Shaikhac9fd162017-12-17 03:19:18 -080035 register "SataMode" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080036 register "DspEnable" = "1"
37 register "IoBufferOwnership" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080038 register "SsicPortEnable" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080039 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080040 register "SkipExtGfxScan" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080041 register "HeciEnabled" = "0"
Angel Pons6fadde02021-04-04 16:11:53 +020042 register "SaGv" = "SaGv_Enabled"
Furquan Shaikh903472c2017-12-04 17:41:44 -080043 register "PmConfigSlpS3MinAssert" = "2" # 50ms
44 register "PmConfigSlpS4MinAssert" = "1" # 1s
45 register "PmConfigSlpSusMinAssert" = "1" # 500ms
46 register "PmConfigSlpAMinAssert" = "3" # 2s
Furquan Shaikh903472c2017-12-04 17:41:44 -080047
Shelley Chen60c44e22018-08-01 10:41:27 -070048 # Intersil VR c-state issue workaround
49 # send VR mailbox command for IA/GT/SA rails
50 register "IslVrCmd" = "2"
51
Furquan Shaikh903472c2017-12-04 17:41:44 -080052 # VR Settings Configuration for 4 Domains
53 #+----------------+-------+-------+-------+-------+
54 #| Domain/Setting | SA | IA | GTUS | GTS |
55 #+----------------+-------+-------+-------+-------+
56 #| Psi1Threshold | 20A | 20A | 20A | 20A |
57 #| Psi2Threshold | 2A | 2A | 2A | 2A |
58 #| Psi3Threshold | 1A | 1A | 1A | 1A |
59 #| Psi3Enable | 1 | 1 | 1 | 1 |
60 #| Psi4Enable | 1 | 1 | 1 | 1 |
61 #| ImonSlope | 0 | 0 | 0 | 0 |
62 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080063 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080064 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
65 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080066 #+----------------+-------+-------+-------+-------+
67 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
68 .vr_config_enable = 1,
69 .psi1threshold = VR_CFG_AMP(20),
70 .psi2threshold = VR_CFG_AMP(2),
71 .psi3threshold = VR_CFG_AMP(1),
72 .psi3enable = 1,
73 .psi4enable = 1,
74 .imon_slope = 0x0,
75 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080076 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080077 .ac_loadline = 1100,
78 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -080079 }"
80
81 register "domain_vr_config[VR_IA_CORE]" = "{
82 .vr_config_enable = 1,
83 .psi1threshold = VR_CFG_AMP(20),
84 .psi2threshold = VR_CFG_AMP(2),
85 .psi3threshold = VR_CFG_AMP(1),
86 .psi3enable = 1,
87 .psi4enable = 1,
88 .imon_slope = 0x0,
89 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080090 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080091 .ac_loadline = 240,
92 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -080093 }"
94
95 register "domain_vr_config[VR_GT_UNSLICED]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(2),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800104 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800105 .ac_loadline = 310,
106 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800107 }"
108
109 register "domain_vr_config[VR_GT_SLICED]" = "{
110 .vr_config_enable = 1,
111 .psi1threshold = VR_CFG_AMP(20),
112 .psi2threshold = VR_CFG_AMP(2),
113 .psi3threshold = VR_CFG_AMP(1),
114 .psi3enable = 1,
115 .psi4enable = 1,
116 .imon_slope = 0x0,
117 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800118 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800119 .ac_loadline = 310,
120 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800121 }"
122
123 # Root port 4 (x1)
124 # PcieRpEnable: Enable root port
125 # PcieRpClkReqSupport: Enable CLKREQ#
126 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530127 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800128 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
129 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
130 register "PcieRpEnable[3]" = "1"
131 register "PcieRpClkReqSupport[3]" = "1"
132 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530133 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800134 register "PcieRpAdvancedErrorReporting[3]" = "1"
135 register "PcieRpLtrEnable[3]" = "1"
136
137 # Root port 5 (x4)
138 # PcieRpEnable: Enable root port
139 # PcieRpClkReqSupport: Enable CLKREQ#
140 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530141 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800142 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
143 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
144 register "PcieRpEnable[4]" = "1"
145 register "PcieRpClkReqSupport[4]" = "1"
146 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530147 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800148 register "PcieRpAdvancedErrorReporting[4]" = "1"
149 register "PcieRpLtrEnable[4]" = "1"
150
151 # Root port 9 (x2)
152 # PcieRpEnable: Enable root port
153 # PcieRpClkReqSupport: Enable CLKREQ#
154 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530155 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800156 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
157 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
158 register "PcieRpEnable[8]" = "1"
159 register "PcieRpClkReqSupport[8]" = "1"
160 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530161 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800162 register "PcieRpAdvancedErrorReporting[8]" = "1"
163 register "PcieRpLtrEnable[8]" = "1"
164
165 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
166 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
167 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
168 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
169 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
170 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
171 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
172
173 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
174 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
175 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
176 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
177
178 # Touchscreen
179 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
180
181 # Trackpad
182 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
183
184 # Pen
185 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
186
187 # Audio
188 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
189
Subrata Banikc4986eb2018-05-09 14:55:09 +0530190 # Intel Common SoC Config
191 #+-------------------+---------------------------+
192 #| Field | Value |
193 #+-------------------+---------------------------+
Subrata Banikc4986eb2018-05-09 14:55:09 +0530194 #| GSPI0 | cr50 TPM. Early init is |
195 #| | required to set up a BAR |
196 #| | for TPM communication |
197 #| | before memory is up |
198 #| I2C0 | Touchscreen |
199 #| I2C1 | Trackpad |
200 #| I2C2 | Pen |
201 #| I2C3 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530202 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530203 #+-------------------+---------------------------+
204 register "common_soc_config" = "{
Subrata Banikc4986eb2018-05-09 14:55:09 +0530205 .gspi[0] = {
206 .speed_mhz = 1,
207 .early_init = 1,
208 },
209 .i2c[0] = {
210 .speed = I2C_SPEED_FAST,
211 .speed_config[0] = {
212 .speed = I2C_SPEED_FAST,
213 .scl_lcnt = 185,
214 .scl_hcnt = 90,
215 .sda_hold = 36,
216 },
217 },
218 .i2c[1] = {
219 .speed = I2C_SPEED_FAST,
220 .speed_config[0] = {
221 .speed = I2C_SPEED_FAST,
222 .scl_lcnt = 185,
223 .scl_hcnt = 90,
224 .sda_hold = 36,
225 },
226 .early_init = 1,
227 },
228 .i2c[2] = {
229 .speed = I2C_SPEED_FAST,
230 .speed_config[0] = {
231 .speed = I2C_SPEED_FAST,
232 .scl_lcnt = 185,
233 .scl_hcnt = 100,
234 .sda_hold = 36,
235 },
236 },
237 .i2c[3] = {
238 .speed = I2C_SPEED_FAST,
239 .speed_config[0] = {
240 .speed = I2C_SPEED_FAST,
241 .scl_lcnt = 195,
242 .scl_hcnt = 90,
243 .sda_hold = 36,
244 },
245 },
Subrata Banikc077b222019-08-01 10:50:35 +0530246 .pch_thermal_trip = 75,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800247 }"
248
249 # Must leave UART0 enabled or SD/eMMC will not work as PCI
250 register "SerialIoDevMode" = "{
251 [PchSerialIoIndexI2C0] = PchSerialIoPci,
252 [PchSerialIoIndexI2C1] = PchSerialIoPci,
253 [PchSerialIoIndexI2C2] = PchSerialIoPci,
254 [PchSerialIoIndexI2C3] = PchSerialIoPci,
255 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
256 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
257 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chen715cb402018-10-26 14:07:16 -0700258 [PchSerialIoIndexSpi1] = PchSerialIoPci,
Angel Pons08564942021-06-04 18:55:03 +0200259 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800260 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
261 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
262 }"
263
John Su31ff06a2018-06-13 14:28:46 +0800264 register "tcc_offset" = "3" # TCC of 97C
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530265 register "power_limits_config" = "{
266 .psys_pmax = 101,
267 }"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800268
Furquan Shaikh903472c2017-12-04 17:41:44 -0800269 device cpu_cluster 0 on
270 device lapic 0 on end
271 end
272 device domain 0 on
273 device pci 00.0 on end # Host Bridge
274 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200275 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200276 device pci 05.0 off end # SA IMGU
Furquan Shaikh903472c2017-12-04 17:41:44 -0800277 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700278 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800279 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200280 device pci 14.3 off end # Camera
Crystal Line099b302018-02-26 17:04:06 +0800281 device pci 15.0 on
282 chip drivers/i2c/generic
283 register "hid" = ""ELAN0001""
284 register "desc" = ""ELAN Touchscreen""
285 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
286 register "probed" = "1"
287 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
288 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700289 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700290 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700291 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700292 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800293 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700294 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
295 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800296 device i2c 10 on end
297 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800298 chip drivers/i2c/generic
299 register "hid" = ""RAYD0001""
300 register "desc" = ""Raydium Touchscreen""
301 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
302 register "probed" = "1"
303 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
304 register "reset_delay_ms" = "1"
305 register "reset_off_delay_ms" = "2"
306 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
307 register "enable_delay_ms" = "10"
308 register "enable_off_delay_ms" = "100"
309 register "has_power_resource" = "1"
310 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
311 register "stop_delay_ms" = "20"
312 register "stop_off_delay_ms" = "2"
313 device i2c 39 on end
314 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800315 chip drivers/i2c/hid
316 register "generic.hid" = ""SYTS7817""
317 register "generic.desc" = ""Synaptics Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700318 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Ivy Jianaeb50d22018-04-30 11:38:00 +0800319 register "generic.probed" = "1"
320 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
321 register "generic.enable_delay_ms" = "45"
322 register "generic.has_power_resource" = "1"
323 register "generic.disable_gpio_export_in_crs" = "1"
324 register "hid_desc_reg_offset" = "0x20"
325 device i2c 20 on end
326 end
Crystal Line547bfc2018-11-21 15:58:20 +0800327 chip drivers/i2c/hid
328 register "generic.hid" = ""GTCH7503""
329 register "generic.desc" = ""G2TOUCH Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700330 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Crystal Line547bfc2018-11-21 15:58:20 +0800331 register "generic.probed" = "1"
332 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
333 register "generic.reset_delay_ms" = "50"
334 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
335 register "generic.enable_delay_ms" = "1"
336 register "generic.has_power_resource" = "1"
337 register "generic.disable_gpio_export_in_crs" = "1"
338 register "hid_desc_reg_offset" = "0x01"
339 device i2c 40 on end
340 end
Crystal Line099b302018-02-26 17:04:06 +0800341 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800342 device pci 15.1 on
343 chip drivers/i2c/generic
344 register "hid" = ""ELAN0000""
345 register "desc" = ""ELAN Touchpad""
346 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800347 register "wake" = "GPE0_DW2_16"
van_chenb94b2c72018-01-05 15:45:03 +0800348 device i2c 15 on end
349 end
ivy_jianb7641e82018-04-30 09:53:11 +0800350 chip drivers/i2c/hid
351 register "generic.hid" = ""PNP0C50""
352 register "generic.desc" = ""Synaptics Touchpad""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700353 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E3_IRQ)"
ivy_jianb7641e82018-04-30 09:53:11 +0800354 register "generic.wake" = "GPE0_DW2_16"
355 register "generic.probed" = "1"
356 register "hid_desc_reg_offset" = "0x20"
357 device i2c 0x2c on end
358 end
van_chenb94b2c72018-01-05 15:45:03 +0800359 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800360 device pci 15.2 on
Angel Ponse16692e2020-08-03 12:54:48 +0200361 chip drivers/i2c/hid
362 register "generic.hid" = ""WCOM005C""
363 register "generic.desc" = ""WCOM Digitizer""
364 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
jasper leef393d432018-03-05 20:01:42 +0800365 register "generic.probed" = "1"
366 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
367 register "generic.reset_delay_ms" = "20"
368 register "generic.has_power_resource" = "1"
369 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700370 register "generic.wake" = "GPE0_DW2_01"
Angel Ponse16692e2020-08-03 12:54:48 +0200371 register "hid_desc_reg_offset" = "0x1"
372 device i2c 0x9 on end
373 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700374 chip drivers/generic/gpio_keys
375 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700376 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
377 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700378 register "key.linux_code" = "SW_PEN_INSERTED"
379 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700380 register "key.label" = ""pen_insert""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700381 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700382 device generic 0 on end
383 end
jasper leef393d432018-03-05 20:01:42 +0800384 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800385 device pci 15.3 on
386 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530387 register "hid" = ""MX98357A""
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800388 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
389 register "sdmode_delay" = "5"
390 device generic 0 on end
391 end
392 chip drivers/i2c/da7219
393 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
394 register "btn_cfg" = "50"
395 register "mic_det_thr" = "500"
396 register "jack_ins_deb" = "20"
397 register "jack_det_rate" = ""32ms_64ms""
398 register "jack_rem_deb" = "1"
399 register "a_d_btn_thr" = "0xa"
400 register "d_b_btn_thr" = "0x16"
401 register "b_c_btn_thr" = "0x21"
402 register "c_mic_btn_thr" = "0x3e"
403 register "btn_avg" = "4"
404 register "adc_1bit_rpt" = "1"
405 register "micbias_lvl" = "2600"
406 register "mic_amp_in_sel" = ""diff""
407 device i2c 1A on end
408 end
409 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800410 device pci 16.0 on end # Management Engine Interface 1
411 device pci 16.1 off end # Management Engine Interface 2
412 device pci 16.2 off end # Management Engine IDE-R
413 device pci 16.3 off end # Management Engine KT Redirection
414 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800415 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800416 device pci 19.0 on end # UART #2
417 device pci 19.1 off end # I2C #5
418 device pci 19.2 off end # I2C #4
419 device pci 1c.0 on end # PCI Express Port 1
420 device pci 1c.1 off end # PCI Express Port 2
421 device pci 1c.2 off end # PCI Express Port 3
422 device pci 1c.3 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700423 chip drivers/wifi/generic
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800424 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800425 device pci 00.0 on end
426 end
427 end # PCI Express Port 4
428 device pci 1c.4 on end # PCI Express Port 5
429 device pci 1c.5 off end # PCI Express Port 6
430 device pci 1c.6 off end # PCI Express Port 7
431 device pci 1c.7 off end # PCI Express Port 8
432 device pci 1d.0 on end # PCI Express Port 9
433 device pci 1d.1 off end # PCI Express Port 10
434 device pci 1d.2 off end # PCI Express Port 11
435 device pci 1d.3 off end # PCI Express Port 12
436 device pci 1e.0 on end # UART #0
437 device pci 1e.1 off end # UART #1
438 device pci 1e.2 on
439 chip drivers/spi/acpi
440 register "hid" = "ACPI_DT_NAMESPACE_HID"
441 register "compat_string" = ""google,cr50""
442 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
443 device spi 0 on end
444 end
445 end # GSPI #0
Shelley Chen715cb402018-10-26 14:07:16 -0700446 device pci 1e.3 on
447 chip drivers/spi/acpi
448 register "name" = ""CRFP""
449 register "hid" = "ACPI_DT_NAMESPACE_HID"
450 register "uid" = "1"
451 register "compat_string" = ""google,cros-ec-spi""
Shelley Chenc4ce11b2018-11-27 17:19:53 -0800452 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B0_IRQ)"
453 register "wake" = "GPE0_DW0_01" # GPP_B1
Shelley Chen715cb402018-10-26 14:07:16 -0700454 device spi 0 on end
455 end # FPMCU
456 end # GSPI #1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800457 device pci 1e.4 on end # eMMC
458 device pci 1e.5 off end # SDIO
459 device pci 1e.6 off end # SDCard
460 device pci 1f.0 on
461 chip ec/google/chromeec
462 device pnp 0c09.0 on end
463 end
464 end # LPC Interface
465 device pci 1f.1 on end # P2SB
466 device pci 1f.2 on end # Power Management Controller
467 device pci 1f.3 on end # Intel HDA
468 device pci 1f.4 on end # SMBus
469 device pci 1f.5 on end # PCH SPI
470 device pci 1f.6 off end # GbE
471 end
472end