blob: 1b3fdcc410896068d6f4f7631bc52cad4d2e76ef [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "1"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -08008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -08009
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
Frank Wu2a67c372018-03-30 14:24:05 +080024 # Enable DPTF
25 register "dptf_enable" = "1"
26
Furquan Shaikh903472c2017-12-04 17:41:44 -080027 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
Kane Chencb8123a2018-01-22 16:24:10 +080033 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
Furquan Shaikhac9fd162017-12-17 03:19:18 -080035 register "SataMode" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080036 register "EnableAzalia" = "1"
37 register "DspEnable" = "1"
38 register "IoBufferOwnership" = "3"
39 register "EnableTraceHub" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080040 register "SsicPortEnable" = "0"
41 register "SmbusEnable" = "1"
42 register "Cio2Enable" = "0"
43 register "SaImguEnable" = "0"
44 register "ScsEmmcEnabled" = "1"
45 register "ScsEmmcHs400Enabled" = "1"
46 register "ScsSdCardEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080047 register "PttSwitch" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080048 register "SkipExtGfxScan" = "1"
49 register "Device4Enable" = "1"
50 register "HeciEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080051 register "SaGv" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080052 register "PmConfigSlpS3MinAssert" = "2" # 50ms
53 register "PmConfigSlpS4MinAssert" = "1" # 1s
54 register "PmConfigSlpSusMinAssert" = "1" # 500ms
55 register "PmConfigSlpAMinAssert" = "3" # 2s
56 register "PmTimerDisabled" = "1"
57
Shelley Chen60c44e22018-08-01 10:41:27 -070058 # Intersil VR c-state issue workaround
59 # send VR mailbox command for IA/GT/SA rails
60 register "IslVrCmd" = "2"
61
Furquan Shaikh903472c2017-12-04 17:41:44 -080062 register "pirqa_routing" = "PCH_IRQ11"
63 register "pirqb_routing" = "PCH_IRQ10"
64 register "pirqc_routing" = "PCH_IRQ11"
65 register "pirqd_routing" = "PCH_IRQ11"
66 register "pirqe_routing" = "PCH_IRQ11"
67 register "pirqf_routing" = "PCH_IRQ11"
68 register "pirqg_routing" = "PCH_IRQ11"
69 register "pirqh_routing" = "PCH_IRQ11"
70
71 # VR Settings Configuration for 4 Domains
72 #+----------------+-------+-------+-------+-------+
73 #| Domain/Setting | SA | IA | GTUS | GTS |
74 #+----------------+-------+-------+-------+-------+
75 #| Psi1Threshold | 20A | 20A | 20A | 20A |
76 #| Psi2Threshold | 2A | 2A | 2A | 2A |
77 #| Psi3Threshold | 1A | 1A | 1A | 1A |
78 #| Psi3Enable | 1 | 1 | 1 | 1 |
79 #| Psi4Enable | 1 | 1 | 1 | 1 |
80 #| ImonSlope | 0 | 0 | 0 | 0 |
81 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080082 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080083 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
84 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080085 #+----------------+-------+-------+-------+-------+
86 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(2),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 1,
92 .psi4enable = 1,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080095 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080096 .ac_loadline = 1100,
97 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -080098 }"
99
100 register "domain_vr_config[VR_IA_CORE]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
103 .psi2threshold = VR_CFG_AMP(2),
104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800109 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800110 .ac_loadline = 240,
111 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800112 }"
113
114 register "domain_vr_config[VR_GT_UNSLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
117 .psi2threshold = VR_CFG_AMP(2),
118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800123 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800124 .ac_loadline = 310,
125 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800126 }"
127
128 register "domain_vr_config[VR_GT_SLICED]" = "{
129 .vr_config_enable = 1,
130 .psi1threshold = VR_CFG_AMP(20),
131 .psi2threshold = VR_CFG_AMP(2),
132 .psi3threshold = VR_CFG_AMP(1),
133 .psi3enable = 1,
134 .psi4enable = 1,
135 .imon_slope = 0x0,
136 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800137 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800138 .ac_loadline = 310,
139 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800140 }"
141
142 # Root port 4 (x1)
143 # PcieRpEnable: Enable root port
144 # PcieRpClkReqSupport: Enable CLKREQ#
145 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530146 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800147 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
148 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
149 register "PcieRpEnable[3]" = "1"
150 register "PcieRpClkReqSupport[3]" = "1"
151 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530152 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800153 register "PcieRpAdvancedErrorReporting[3]" = "1"
154 register "PcieRpLtrEnable[3]" = "1"
155
156 # Root port 5 (x4)
157 # PcieRpEnable: Enable root port
158 # PcieRpClkReqSupport: Enable CLKREQ#
159 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530160 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800161 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
162 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
163 register "PcieRpEnable[4]" = "1"
164 register "PcieRpClkReqSupport[4]" = "1"
165 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530166 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800167 register "PcieRpAdvancedErrorReporting[4]" = "1"
168 register "PcieRpLtrEnable[4]" = "1"
169
170 # Root port 9 (x2)
171 # PcieRpEnable: Enable root port
172 # PcieRpClkReqSupport: Enable CLKREQ#
173 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530174 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800175 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
176 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
177 register "PcieRpEnable[8]" = "1"
178 register "PcieRpClkReqSupport[8]" = "1"
179 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530180 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800181 register "PcieRpAdvancedErrorReporting[8]" = "1"
182 register "PcieRpLtrEnable[8]" = "1"
183
184 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
185 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
186 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
187 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
188 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
189 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
190 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
191
192 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
193 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
194 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
195 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
196
197 # Touchscreen
198 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
199
200 # Trackpad
201 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
202
203 # Pen
204 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
205
206 # Audio
207 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
208
Subrata Banikc4986eb2018-05-09 14:55:09 +0530209 # Intel Common SoC Config
210 #+-------------------+---------------------------+
211 #| Field | Value |
212 #+-------------------+---------------------------+
213 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
214 #| GSPI0 | cr50 TPM. Early init is |
215 #| | required to set up a BAR |
216 #| | for TPM communication |
217 #| | before memory is up |
218 #| I2C0 | Touchscreen |
219 #| I2C1 | Trackpad |
220 #| I2C2 | Pen |
221 #| I2C3 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530222 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530223 #+-------------------+---------------------------+
224 register "common_soc_config" = "{
225 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
226 .gspi[0] = {
227 .speed_mhz = 1,
228 .early_init = 1,
229 },
230 .i2c[0] = {
231 .speed = I2C_SPEED_FAST,
232 .speed_config[0] = {
233 .speed = I2C_SPEED_FAST,
234 .scl_lcnt = 185,
235 .scl_hcnt = 90,
236 .sda_hold = 36,
237 },
238 },
239 .i2c[1] = {
240 .speed = I2C_SPEED_FAST,
241 .speed_config[0] = {
242 .speed = I2C_SPEED_FAST,
243 .scl_lcnt = 185,
244 .scl_hcnt = 90,
245 .sda_hold = 36,
246 },
247 .early_init = 1,
248 },
249 .i2c[2] = {
250 .speed = I2C_SPEED_FAST,
251 .speed_config[0] = {
252 .speed = I2C_SPEED_FAST,
253 .scl_lcnt = 185,
254 .scl_hcnt = 100,
255 .sda_hold = 36,
256 },
257 },
258 .i2c[3] = {
259 .speed = I2C_SPEED_FAST,
260 .speed_config[0] = {
261 .speed = I2C_SPEED_FAST,
262 .scl_lcnt = 195,
263 .scl_hcnt = 90,
264 .sda_hold = 36,
265 },
266 },
Subrata Banikc077b222019-08-01 10:50:35 +0530267 .pch_thermal_trip = 75,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800268 }"
269
270 # Must leave UART0 enabled or SD/eMMC will not work as PCI
271 register "SerialIoDevMode" = "{
272 [PchSerialIoIndexI2C0] = PchSerialIoPci,
273 [PchSerialIoIndexI2C1] = PchSerialIoPci,
274 [PchSerialIoIndexI2C2] = PchSerialIoPci,
275 [PchSerialIoIndexI2C3] = PchSerialIoPci,
276 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
277 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
278 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chen715cb402018-10-26 14:07:16 -0700279 [PchSerialIoIndexSpi1] = PchSerialIoPci,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800280 [PchSerialIoIndexUart0] = PchSerialIoPci,
281 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
282 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
283 }"
284
285 register "speed_shift_enable" = "1"
286
John Su31ff06a2018-06-13 14:28:46 +0800287 register "tcc_offset" = "3" # TCC of 97C
Gaggery Tsaicb304c12018-02-07 17:17:05 +0800288 register "psys_pmax" = "101"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800289
Furquan Shaikh903472c2017-12-04 17:41:44 -0800290 device cpu_cluster 0 on
291 device lapic 0 on end
292 end
293 device domain 0 on
294 device pci 00.0 on end # Host Bridge
295 device pci 02.0 on end # Integrated Graphics Device
296 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700297 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800298 device pci 14.2 on end # Thermal Subsystem
Crystal Line099b302018-02-26 17:04:06 +0800299 device pci 15.0 on
300 chip drivers/i2c/generic
301 register "hid" = ""ELAN0001""
302 register "desc" = ""ELAN Touchscreen""
303 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
304 register "probed" = "1"
305 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
306 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700307 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700308 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700309 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700310 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800311 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700312 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
313 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800314 device i2c 10 on end
315 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800316 chip drivers/i2c/generic
317 register "hid" = ""RAYD0001""
318 register "desc" = ""Raydium Touchscreen""
319 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
320 register "probed" = "1"
321 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
322 register "reset_delay_ms" = "1"
323 register "reset_off_delay_ms" = "2"
324 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
325 register "enable_delay_ms" = "10"
326 register "enable_off_delay_ms" = "100"
327 register "has_power_resource" = "1"
328 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
329 register "stop_delay_ms" = "20"
330 register "stop_off_delay_ms" = "2"
331 device i2c 39 on end
332 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800333 chip drivers/i2c/hid
334 register "generic.hid" = ""SYTS7817""
335 register "generic.desc" = ""Synaptics Touchscreen""
336 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
337 register "generic.probed" = "1"
338 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
339 register "generic.enable_delay_ms" = "45"
340 register "generic.has_power_resource" = "1"
341 register "generic.disable_gpio_export_in_crs" = "1"
342 register "hid_desc_reg_offset" = "0x20"
343 device i2c 20 on end
344 end
Crystal Line547bfc2018-11-21 15:58:20 +0800345 chip drivers/i2c/hid
346 register "generic.hid" = ""GTCH7503""
347 register "generic.desc" = ""G2TOUCH Touchscreen""
348 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
349 register "generic.probed" = "1"
350 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
351 register "generic.reset_delay_ms" = "50"
352 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
353 register "generic.enable_delay_ms" = "1"
354 register "generic.has_power_resource" = "1"
355 register "generic.disable_gpio_export_in_crs" = "1"
356 register "hid_desc_reg_offset" = "0x01"
357 device i2c 40 on end
358 end
Crystal Line099b302018-02-26 17:04:06 +0800359 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800360 device pci 15.1 on
361 chip drivers/i2c/generic
362 register "hid" = ""ELAN0000""
363 register "desc" = ""ELAN Touchpad""
364 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800365 register "wake" = "GPE0_DW2_16"
van_chenb94b2c72018-01-05 15:45:03 +0800366 device i2c 15 on end
367 end
ivy_jianb7641e82018-04-30 09:53:11 +0800368 chip drivers/i2c/hid
369 register "generic.hid" = ""PNP0C50""
370 register "generic.desc" = ""Synaptics Touchpad""
371 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
372 register "generic.wake" = "GPE0_DW2_16"
373 register "generic.probed" = "1"
374 register "hid_desc_reg_offset" = "0x20"
375 device i2c 0x2c on end
376 end
van_chenb94b2c72018-01-05 15:45:03 +0800377 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800378 device pci 15.2 on
379 chip drivers/i2c/hid
380 register "generic.hid" = ""WCOM005C""
381 register "generic.desc" = ""WCOM Digitizer""
382 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
383 register "generic.probed" = "1"
384 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
385 register "generic.reset_delay_ms" = "20"
386 register "generic.has_power_resource" = "1"
387 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700388 register "generic.wake" = "GPE0_DW2_01"
jasper leef393d432018-03-05 20:01:42 +0800389 register "hid_desc_reg_offset" = "0x1"
390 device i2c 0x9 on end
391 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700392 chip drivers/generic/gpio_keys
393 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700394 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
395 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700396 register "key.linux_code" = "SW_PEN_INSERTED"
397 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700398 register "key.label" = ""pen_insert""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700399 device generic 0 on end
400 end
jasper leef393d432018-03-05 20:01:42 +0800401 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800402 device pci 15.3 on
403 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530404 register "hid" = ""MX98357A""
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800405 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
406 register "sdmode_delay" = "5"
407 device generic 0 on end
408 end
409 chip drivers/i2c/da7219
410 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
411 register "btn_cfg" = "50"
412 register "mic_det_thr" = "500"
413 register "jack_ins_deb" = "20"
414 register "jack_det_rate" = ""32ms_64ms""
415 register "jack_rem_deb" = "1"
416 register "a_d_btn_thr" = "0xa"
417 register "d_b_btn_thr" = "0x16"
418 register "b_c_btn_thr" = "0x21"
419 register "c_mic_btn_thr" = "0x3e"
420 register "btn_avg" = "4"
421 register "adc_1bit_rpt" = "1"
422 register "micbias_lvl" = "2600"
423 register "mic_amp_in_sel" = ""diff""
424 device i2c 1A on end
425 end
426 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800427 device pci 16.0 on end # Management Engine Interface 1
428 device pci 16.1 off end # Management Engine Interface 2
429 device pci 16.2 off end # Management Engine IDE-R
430 device pci 16.3 off end # Management Engine KT Redirection
431 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800432 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800433 device pci 19.0 on end # UART #2
434 device pci 19.1 off end # I2C #5
435 device pci 19.2 off end # I2C #4
436 device pci 1c.0 on end # PCI Express Port 1
437 device pci 1c.1 off end # PCI Express Port 2
438 device pci 1c.2 off end # PCI Express Port 3
439 device pci 1c.3 on
440 chip drivers/intel/wifi
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800441 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800442 device pci 00.0 on end
443 end
444 end # PCI Express Port 4
445 device pci 1c.4 on end # PCI Express Port 5
446 device pci 1c.5 off end # PCI Express Port 6
447 device pci 1c.6 off end # PCI Express Port 7
448 device pci 1c.7 off end # PCI Express Port 8
449 device pci 1d.0 on end # PCI Express Port 9
450 device pci 1d.1 off end # PCI Express Port 10
451 device pci 1d.2 off end # PCI Express Port 11
452 device pci 1d.3 off end # PCI Express Port 12
453 device pci 1e.0 on end # UART #0
454 device pci 1e.1 off end # UART #1
455 device pci 1e.2 on
456 chip drivers/spi/acpi
457 register "hid" = "ACPI_DT_NAMESPACE_HID"
458 register "compat_string" = ""google,cr50""
459 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
460 device spi 0 on end
461 end
462 end # GSPI #0
Shelley Chen715cb402018-10-26 14:07:16 -0700463 device pci 1e.3 on
464 chip drivers/spi/acpi
465 register "name" = ""CRFP""
466 register "hid" = "ACPI_DT_NAMESPACE_HID"
467 register "uid" = "1"
468 register "compat_string" = ""google,cros-ec-spi""
Shelley Chenc4ce11b2018-11-27 17:19:53 -0800469 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B0_IRQ)"
470 register "wake" = "GPE0_DW0_01" # GPP_B1
Shelley Chen715cb402018-10-26 14:07:16 -0700471 device spi 0 on end
472 end # FPMCU
473 end # GSPI #1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800474 device pci 1e.4 on end # eMMC
475 device pci 1e.5 off end # SDIO
476 device pci 1e.6 off end # SDCard
477 device pci 1f.0 on
478 chip ec/google/chromeec
479 device pnp 0c09.0 on end
480 end
481 end # LPC Interface
482 device pci 1f.1 on end # P2SB
483 device pci 1f.2 on end # Power Management Controller
484 device pci 1f.3 on end # Intel HDA
485 device pci 1f.4 on end # SMBus
486 device pci 1f.5 on end # PCH SPI
487 device pci 1f.6 off end # GbE
488 end
489end