blob: 167bd036d627d57860329e34ccd4d564a66418f5 [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh903472c2017-12-04 17:41:44 -08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "1"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Frank Wu2a67c372018-03-30 14:24:05 +080027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Furquan Shaikh903472c2017-12-04 17:41:44 -080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
34 register "ProbelessTrace" = "0"
Kane Chencb8123a2018-01-22 16:24:10 +080035 register "SataSalpSupport" = "0"
Furquan Shaikhac9fd162017-12-17 03:19:18 -080036 register "SataMode" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080037 register "DspEnable" = "1"
38 register "IoBufferOwnership" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080039 register "SsicPortEnable" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080040 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080041 register "PttSwitch" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080042 register "SkipExtGfxScan" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080043 register "HeciEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080044 register "SaGv" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080045 register "PmConfigSlpS3MinAssert" = "2" # 50ms
46 register "PmConfigSlpS4MinAssert" = "1" # 1s
47 register "PmConfigSlpSusMinAssert" = "1" # 500ms
48 register "PmConfigSlpAMinAssert" = "3" # 2s
49 register "PmTimerDisabled" = "1"
50
Shelley Chen60c44e22018-08-01 10:41:27 -070051 # Intersil VR c-state issue workaround
52 # send VR mailbox command for IA/GT/SA rails
53 register "IslVrCmd" = "2"
54
Furquan Shaikh903472c2017-12-04 17:41:44 -080055 # VR Settings Configuration for 4 Domains
56 #+----------------+-------+-------+-------+-------+
57 #| Domain/Setting | SA | IA | GTUS | GTS |
58 #+----------------+-------+-------+-------+-------+
59 #| Psi1Threshold | 20A | 20A | 20A | 20A |
60 #| Psi2Threshold | 2A | 2A | 2A | 2A |
61 #| Psi3Threshold | 1A | 1A | 1A | 1A |
62 #| Psi3Enable | 1 | 1 | 1 | 1 |
63 #| Psi4Enable | 1 | 1 | 1 | 1 |
64 #| ImonSlope | 0 | 0 | 0 | 0 |
65 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080066 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080067 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
68 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080069 #+----------------+-------+-------+-------+-------+
70 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
71 .vr_config_enable = 1,
72 .psi1threshold = VR_CFG_AMP(20),
73 .psi2threshold = VR_CFG_AMP(2),
74 .psi3threshold = VR_CFG_AMP(1),
75 .psi3enable = 1,
76 .psi4enable = 1,
77 .imon_slope = 0x0,
78 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080079 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080080 .ac_loadline = 1100,
81 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -080082 }"
83
84 register "domain_vr_config[VR_IA_CORE]" = "{
85 .vr_config_enable = 1,
86 .psi1threshold = VR_CFG_AMP(20),
87 .psi2threshold = VR_CFG_AMP(2),
88 .psi3threshold = VR_CFG_AMP(1),
89 .psi3enable = 1,
90 .psi4enable = 1,
91 .imon_slope = 0x0,
92 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080093 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080094 .ac_loadline = 240,
95 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -080096 }"
97
98 register "domain_vr_config[VR_GT_UNSLICED]" = "{
99 .vr_config_enable = 1,
100 .psi1threshold = VR_CFG_AMP(20),
101 .psi2threshold = VR_CFG_AMP(2),
102 .psi3threshold = VR_CFG_AMP(1),
103 .psi3enable = 1,
104 .psi4enable = 1,
105 .imon_slope = 0x0,
106 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800107 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800108 .ac_loadline = 310,
109 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800110 }"
111
112 register "domain_vr_config[VR_GT_SLICED]" = "{
113 .vr_config_enable = 1,
114 .psi1threshold = VR_CFG_AMP(20),
115 .psi2threshold = VR_CFG_AMP(2),
116 .psi3threshold = VR_CFG_AMP(1),
117 .psi3enable = 1,
118 .psi4enable = 1,
119 .imon_slope = 0x0,
120 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800121 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800122 .ac_loadline = 310,
123 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800124 }"
125
126 # Root port 4 (x1)
127 # PcieRpEnable: Enable root port
128 # PcieRpClkReqSupport: Enable CLKREQ#
129 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530130 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800131 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
132 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
133 register "PcieRpEnable[3]" = "1"
134 register "PcieRpClkReqSupport[3]" = "1"
135 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530136 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800137 register "PcieRpAdvancedErrorReporting[3]" = "1"
138 register "PcieRpLtrEnable[3]" = "1"
139
140 # Root port 5 (x4)
141 # PcieRpEnable: Enable root port
142 # PcieRpClkReqSupport: Enable CLKREQ#
143 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530144 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800145 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
146 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
147 register "PcieRpEnable[4]" = "1"
148 register "PcieRpClkReqSupport[4]" = "1"
149 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530150 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800151 register "PcieRpAdvancedErrorReporting[4]" = "1"
152 register "PcieRpLtrEnable[4]" = "1"
153
154 # Root port 9 (x2)
155 # PcieRpEnable: Enable root port
156 # PcieRpClkReqSupport: Enable CLKREQ#
157 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530158 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800159 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
160 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
161 register "PcieRpEnable[8]" = "1"
162 register "PcieRpClkReqSupport[8]" = "1"
163 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530164 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800165 register "PcieRpAdvancedErrorReporting[8]" = "1"
166 register "PcieRpLtrEnable[8]" = "1"
167
168 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
169 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
170 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
171 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
172 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
173 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
174 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
175
176 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
177 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
178 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
179 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
180
181 # Touchscreen
182 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
183
184 # Trackpad
185 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
186
187 # Pen
188 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
189
190 # Audio
191 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
192
Subrata Banikc4986eb2018-05-09 14:55:09 +0530193 # Intel Common SoC Config
194 #+-------------------+---------------------------+
195 #| Field | Value |
196 #+-------------------+---------------------------+
197 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
198 #| GSPI0 | cr50 TPM. Early init is |
199 #| | required to set up a BAR |
200 #| | for TPM communication |
201 #| | before memory is up |
202 #| I2C0 | Touchscreen |
203 #| I2C1 | Trackpad |
204 #| I2C2 | Pen |
205 #| I2C3 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530206 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530207 #+-------------------+---------------------------+
208 register "common_soc_config" = "{
209 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
210 .gspi[0] = {
211 .speed_mhz = 1,
212 .early_init = 1,
213 },
214 .i2c[0] = {
215 .speed = I2C_SPEED_FAST,
216 .speed_config[0] = {
217 .speed = I2C_SPEED_FAST,
218 .scl_lcnt = 185,
219 .scl_hcnt = 90,
220 .sda_hold = 36,
221 },
222 },
223 .i2c[1] = {
224 .speed = I2C_SPEED_FAST,
225 .speed_config[0] = {
226 .speed = I2C_SPEED_FAST,
227 .scl_lcnt = 185,
228 .scl_hcnt = 90,
229 .sda_hold = 36,
230 },
231 .early_init = 1,
232 },
233 .i2c[2] = {
234 .speed = I2C_SPEED_FAST,
235 .speed_config[0] = {
236 .speed = I2C_SPEED_FAST,
237 .scl_lcnt = 185,
238 .scl_hcnt = 100,
239 .sda_hold = 36,
240 },
241 },
242 .i2c[3] = {
243 .speed = I2C_SPEED_FAST,
244 .speed_config[0] = {
245 .speed = I2C_SPEED_FAST,
246 .scl_lcnt = 195,
247 .scl_hcnt = 90,
248 .sda_hold = 36,
249 },
250 },
Subrata Banikc077b222019-08-01 10:50:35 +0530251 .pch_thermal_trip = 75,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800252 }"
253
254 # Must leave UART0 enabled or SD/eMMC will not work as PCI
255 register "SerialIoDevMode" = "{
256 [PchSerialIoIndexI2C0] = PchSerialIoPci,
257 [PchSerialIoIndexI2C1] = PchSerialIoPci,
258 [PchSerialIoIndexI2C2] = PchSerialIoPci,
259 [PchSerialIoIndexI2C3] = PchSerialIoPci,
260 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
261 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
262 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chen715cb402018-10-26 14:07:16 -0700263 [PchSerialIoIndexSpi1] = PchSerialIoPci,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800264 [PchSerialIoIndexUart0] = PchSerialIoPci,
265 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
266 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
267 }"
268
269 register "speed_shift_enable" = "1"
270
John Su31ff06a2018-06-13 14:28:46 +0800271 register "tcc_offset" = "3" # TCC of 97C
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530272 register "power_limits_config" = "{
273 .psys_pmax = 101,
274 }"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800275
Furquan Shaikh903472c2017-12-04 17:41:44 -0800276 device cpu_cluster 0 on
277 device lapic 0 on end
278 end
279 device domain 0 on
280 device pci 00.0 on end # Host Bridge
281 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200282 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200283 device pci 05.0 off end # SA IMGU
Furquan Shaikh903472c2017-12-04 17:41:44 -0800284 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700285 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800286 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200287 device pci 14.3 off end # Camera
Crystal Line099b302018-02-26 17:04:06 +0800288 device pci 15.0 on
289 chip drivers/i2c/generic
290 register "hid" = ""ELAN0001""
291 register "desc" = ""ELAN Touchscreen""
292 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
293 register "probed" = "1"
294 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
295 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700296 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700297 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700298 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700299 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800300 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700301 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
302 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800303 device i2c 10 on end
304 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800305 chip drivers/i2c/generic
306 register "hid" = ""RAYD0001""
307 register "desc" = ""Raydium Touchscreen""
308 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
309 register "probed" = "1"
310 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
311 register "reset_delay_ms" = "1"
312 register "reset_off_delay_ms" = "2"
313 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
314 register "enable_delay_ms" = "10"
315 register "enable_off_delay_ms" = "100"
316 register "has_power_resource" = "1"
317 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
318 register "stop_delay_ms" = "20"
319 register "stop_off_delay_ms" = "2"
320 device i2c 39 on end
321 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800322 chip drivers/i2c/hid
323 register "generic.hid" = ""SYTS7817""
324 register "generic.desc" = ""Synaptics Touchscreen""
325 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
326 register "generic.probed" = "1"
327 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
328 register "generic.enable_delay_ms" = "45"
329 register "generic.has_power_resource" = "1"
330 register "generic.disable_gpio_export_in_crs" = "1"
331 register "hid_desc_reg_offset" = "0x20"
332 device i2c 20 on end
333 end
Crystal Line547bfc2018-11-21 15:58:20 +0800334 chip drivers/i2c/hid
335 register "generic.hid" = ""GTCH7503""
336 register "generic.desc" = ""G2TOUCH Touchscreen""
337 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
338 register "generic.probed" = "1"
339 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
340 register "generic.reset_delay_ms" = "50"
341 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
342 register "generic.enable_delay_ms" = "1"
343 register "generic.has_power_resource" = "1"
344 register "generic.disable_gpio_export_in_crs" = "1"
345 register "hid_desc_reg_offset" = "0x01"
346 device i2c 40 on end
347 end
Crystal Line099b302018-02-26 17:04:06 +0800348 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800349 device pci 15.1 on
350 chip drivers/i2c/generic
351 register "hid" = ""ELAN0000""
352 register "desc" = ""ELAN Touchpad""
353 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800354 register "wake" = "GPE0_DW2_16"
van_chenb94b2c72018-01-05 15:45:03 +0800355 device i2c 15 on end
356 end
ivy_jianb7641e82018-04-30 09:53:11 +0800357 chip drivers/i2c/hid
358 register "generic.hid" = ""PNP0C50""
359 register "generic.desc" = ""Synaptics Touchpad""
360 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
361 register "generic.wake" = "GPE0_DW2_16"
362 register "generic.probed" = "1"
363 register "hid_desc_reg_offset" = "0x20"
364 device i2c 0x2c on end
365 end
van_chenb94b2c72018-01-05 15:45:03 +0800366 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800367 device pci 15.2 on
Angel Ponse16692e2020-08-03 12:54:48 +0200368 chip drivers/i2c/hid
369 register "generic.hid" = ""WCOM005C""
370 register "generic.desc" = ""WCOM Digitizer""
371 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
jasper leef393d432018-03-05 20:01:42 +0800372 register "generic.probed" = "1"
373 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
374 register "generic.reset_delay_ms" = "20"
375 register "generic.has_power_resource" = "1"
376 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700377 register "generic.wake" = "GPE0_DW2_01"
Angel Ponse16692e2020-08-03 12:54:48 +0200378 register "hid_desc_reg_offset" = "0x1"
379 device i2c 0x9 on end
380 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700381 chip drivers/generic/gpio_keys
382 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700383 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
384 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700385 register "key.linux_code" = "SW_PEN_INSERTED"
386 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700387 register "key.label" = ""pen_insert""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700388 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700389 device generic 0 on end
390 end
jasper leef393d432018-03-05 20:01:42 +0800391 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800392 device pci 15.3 on
393 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530394 register "hid" = ""MX98357A""
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800395 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
396 register "sdmode_delay" = "5"
397 device generic 0 on end
398 end
399 chip drivers/i2c/da7219
400 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
401 register "btn_cfg" = "50"
402 register "mic_det_thr" = "500"
403 register "jack_ins_deb" = "20"
404 register "jack_det_rate" = ""32ms_64ms""
405 register "jack_rem_deb" = "1"
406 register "a_d_btn_thr" = "0xa"
407 register "d_b_btn_thr" = "0x16"
408 register "b_c_btn_thr" = "0x21"
409 register "c_mic_btn_thr" = "0x3e"
410 register "btn_avg" = "4"
411 register "adc_1bit_rpt" = "1"
412 register "micbias_lvl" = "2600"
413 register "mic_amp_in_sel" = ""diff""
414 device i2c 1A on end
415 end
416 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800417 device pci 16.0 on end # Management Engine Interface 1
418 device pci 16.1 off end # Management Engine Interface 2
419 device pci 16.2 off end # Management Engine IDE-R
420 device pci 16.3 off end # Management Engine KT Redirection
421 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800422 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800423 device pci 19.0 on end # UART #2
424 device pci 19.1 off end # I2C #5
425 device pci 19.2 off end # I2C #4
426 device pci 1c.0 on end # PCI Express Port 1
427 device pci 1c.1 off end # PCI Express Port 2
428 device pci 1c.2 off end # PCI Express Port 3
429 device pci 1c.3 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700430 chip drivers/wifi/generic
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800431 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800432 device pci 00.0 on end
433 end
434 end # PCI Express Port 4
435 device pci 1c.4 on end # PCI Express Port 5
436 device pci 1c.5 off end # PCI Express Port 6
437 device pci 1c.6 off end # PCI Express Port 7
438 device pci 1c.7 off end # PCI Express Port 8
439 device pci 1d.0 on end # PCI Express Port 9
440 device pci 1d.1 off end # PCI Express Port 10
441 device pci 1d.2 off end # PCI Express Port 11
442 device pci 1d.3 off end # PCI Express Port 12
443 device pci 1e.0 on end # UART #0
444 device pci 1e.1 off end # UART #1
445 device pci 1e.2 on
446 chip drivers/spi/acpi
447 register "hid" = "ACPI_DT_NAMESPACE_HID"
448 register "compat_string" = ""google,cr50""
449 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
450 device spi 0 on end
451 end
452 end # GSPI #0
Shelley Chen715cb402018-10-26 14:07:16 -0700453 device pci 1e.3 on
454 chip drivers/spi/acpi
455 register "name" = ""CRFP""
456 register "hid" = "ACPI_DT_NAMESPACE_HID"
457 register "uid" = "1"
458 register "compat_string" = ""google,cros-ec-spi""
Shelley Chenc4ce11b2018-11-27 17:19:53 -0800459 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B0_IRQ)"
460 register "wake" = "GPE0_DW0_01" # GPP_B1
Shelley Chen715cb402018-10-26 14:07:16 -0700461 device spi 0 on end
462 end # FPMCU
463 end # GSPI #1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800464 device pci 1e.4 on end # eMMC
465 device pci 1e.5 off end # SDIO
466 device pci 1e.6 off end # SDCard
467 device pci 1f.0 on
468 chip ec/google/chromeec
469 device pnp 0c09.0 on end
470 end
471 end # LPC Interface
472 device pci 1f.1 on end # P2SB
473 device pci 1f.2 on end # Power Management Controller
474 device pci 1f.3 on end # Intel HDA
475 device pci 1f.4 on end # SMBus
476 device pci 1f.5 on end # PCH SPI
477 device pci 1f.6 off end # GbE
478 end
479end