blob: bd8e4bdd98d08a79a5637b0312f09befe1ba0a8b [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "1"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -08008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -08009
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
Frank Wu2a67c372018-03-30 14:24:05 +080024 # Enable DPTF
25 register "dptf_enable" = "1"
26
Furquan Shaikh903472c2017-12-04 17:41:44 -080027 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
Kane Chencb8123a2018-01-22 16:24:10 +080033 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
Furquan Shaikhac9fd162017-12-17 03:19:18 -080035 register "SataMode" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080036 register "EnableAzalia" = "1"
37 register "DspEnable" = "1"
38 register "IoBufferOwnership" = "3"
39 register "EnableTraceHub" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080040 register "SsicPortEnable" = "0"
41 register "SmbusEnable" = "1"
42 register "Cio2Enable" = "0"
43 register "SaImguEnable" = "0"
44 register "ScsEmmcEnabled" = "1"
45 register "ScsEmmcHs400Enabled" = "1"
46 register "ScsSdCardEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080047 register "PttSwitch" = "0"
48 register "InternalGfx" = "1"
49 register "SkipExtGfxScan" = "1"
50 register "Device4Enable" = "1"
51 register "HeciEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080052 register "SaGv" = "3"
53 register "SerialIrqConfigSirqEnable" = "1"
54 register "PmConfigSlpS3MinAssert" = "2" # 50ms
55 register "PmConfigSlpS4MinAssert" = "1" # 1s
56 register "PmConfigSlpSusMinAssert" = "1" # 500ms
57 register "PmConfigSlpAMinAssert" = "3" # 2s
58 register "PmTimerDisabled" = "1"
Furquan Shaikh92263852018-04-16 23:26:55 -070059 register "VmxEnable" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -080060
Shelley Chen60c44e22018-08-01 10:41:27 -070061 # Intersil VR c-state issue workaround
62 # send VR mailbox command for IA/GT/SA rails
63 register "IslVrCmd" = "2"
64
Furquan Shaikh903472c2017-12-04 17:41:44 -080065 register "pirqa_routing" = "PCH_IRQ11"
66 register "pirqb_routing" = "PCH_IRQ10"
67 register "pirqc_routing" = "PCH_IRQ11"
68 register "pirqd_routing" = "PCH_IRQ11"
69 register "pirqe_routing" = "PCH_IRQ11"
70 register "pirqf_routing" = "PCH_IRQ11"
71 register "pirqg_routing" = "PCH_IRQ11"
72 register "pirqh_routing" = "PCH_IRQ11"
73
74 # VR Settings Configuration for 4 Domains
75 #+----------------+-------+-------+-------+-------+
76 #| Domain/Setting | SA | IA | GTUS | GTS |
77 #+----------------+-------+-------+-------+-------+
78 #| Psi1Threshold | 20A | 20A | 20A | 20A |
79 #| Psi2Threshold | 2A | 2A | 2A | 2A |
80 #| Psi3Threshold | 1A | 1A | 1A | 1A |
81 #| Psi3Enable | 1 | 1 | 1 | 1 |
82 #| Psi4Enable | 1 | 1 | 1 | 1 |
83 #| ImonSlope | 0 | 0 | 0 | 0 |
84 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080085 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080086 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
87 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080088 #+----------------+-------+-------+-------+-------+
89 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
90 .vr_config_enable = 1,
91 .psi1threshold = VR_CFG_AMP(20),
92 .psi2threshold = VR_CFG_AMP(2),
93 .psi3threshold = VR_CFG_AMP(1),
94 .psi3enable = 1,
95 .psi4enable = 1,
96 .imon_slope = 0x0,
97 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080098 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080099 .ac_loadline = 1100,
100 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800101 }"
102
103 register "domain_vr_config[VR_IA_CORE]" = "{
104 .vr_config_enable = 1,
105 .psi1threshold = VR_CFG_AMP(20),
106 .psi2threshold = VR_CFG_AMP(2),
107 .psi3threshold = VR_CFG_AMP(1),
108 .psi3enable = 1,
109 .psi4enable = 1,
110 .imon_slope = 0x0,
111 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800112 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800113 .ac_loadline = 240,
114 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800115 }"
116
117 register "domain_vr_config[VR_GT_UNSLICED]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
120 .psi2threshold = VR_CFG_AMP(2),
121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800126 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800127 .ac_loadline = 310,
128 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800129 }"
130
131 register "domain_vr_config[VR_GT_SLICED]" = "{
132 .vr_config_enable = 1,
133 .psi1threshold = VR_CFG_AMP(20),
134 .psi2threshold = VR_CFG_AMP(2),
135 .psi3threshold = VR_CFG_AMP(1),
136 .psi3enable = 1,
137 .psi4enable = 1,
138 .imon_slope = 0x0,
139 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800140 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800141 .ac_loadline = 310,
142 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800143 }"
144
145 # Root port 4 (x1)
146 # PcieRpEnable: Enable root port
147 # PcieRpClkReqSupport: Enable CLKREQ#
148 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530149 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800150 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
151 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
152 register "PcieRpEnable[3]" = "1"
153 register "PcieRpClkReqSupport[3]" = "1"
154 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530155 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800156 register "PcieRpAdvancedErrorReporting[3]" = "1"
157 register "PcieRpLtrEnable[3]" = "1"
158
159 # Root port 5 (x4)
160 # PcieRpEnable: Enable root port
161 # PcieRpClkReqSupport: Enable CLKREQ#
162 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530163 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800164 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
165 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
166 register "PcieRpEnable[4]" = "1"
167 register "PcieRpClkReqSupport[4]" = "1"
168 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530169 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800170 register "PcieRpAdvancedErrorReporting[4]" = "1"
171 register "PcieRpLtrEnable[4]" = "1"
172
173 # Root port 9 (x2)
174 # PcieRpEnable: Enable root port
175 # PcieRpClkReqSupport: Enable CLKREQ#
176 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530177 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800178 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
179 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
180 register "PcieRpEnable[8]" = "1"
181 register "PcieRpClkReqSupport[8]" = "1"
182 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530183 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800184 register "PcieRpAdvancedErrorReporting[8]" = "1"
185 register "PcieRpLtrEnable[8]" = "1"
186
187 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
188 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
189 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
190 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
191 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
192 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
193 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
194
195 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
196 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
197 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
198 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
199
200 # Touchscreen
201 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
202
203 # Trackpad
204 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
205
206 # Pen
207 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
208
209 # Audio
210 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
211
Subrata Banikc4986eb2018-05-09 14:55:09 +0530212 # Intel Common SoC Config
213 #+-------------------+---------------------------+
214 #| Field | Value |
215 #+-------------------+---------------------------+
216 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
217 #| GSPI0 | cr50 TPM. Early init is |
218 #| | required to set up a BAR |
219 #| | for TPM communication |
220 #| | before memory is up |
221 #| I2C0 | Touchscreen |
222 #| I2C1 | Trackpad |
223 #| I2C2 | Pen |
224 #| I2C3 | Audio |
225 #+-------------------+---------------------------+
226 register "common_soc_config" = "{
227 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
228 .gspi[0] = {
229 .speed_mhz = 1,
230 .early_init = 1,
231 },
232 .i2c[0] = {
233 .speed = I2C_SPEED_FAST,
234 .speed_config[0] = {
235 .speed = I2C_SPEED_FAST,
236 .scl_lcnt = 185,
237 .scl_hcnt = 90,
238 .sda_hold = 36,
239 },
240 },
241 .i2c[1] = {
242 .speed = I2C_SPEED_FAST,
243 .speed_config[0] = {
244 .speed = I2C_SPEED_FAST,
245 .scl_lcnt = 185,
246 .scl_hcnt = 90,
247 .sda_hold = 36,
248 },
249 .early_init = 1,
250 },
251 .i2c[2] = {
252 .speed = I2C_SPEED_FAST,
253 .speed_config[0] = {
254 .speed = I2C_SPEED_FAST,
255 .scl_lcnt = 185,
256 .scl_hcnt = 100,
257 .sda_hold = 36,
258 },
259 },
260 .i2c[3] = {
261 .speed = I2C_SPEED_FAST,
262 .speed_config[0] = {
263 .speed = I2C_SPEED_FAST,
264 .scl_lcnt = 195,
265 .scl_hcnt = 90,
266 .sda_hold = 36,
267 },
268 },
Furquan Shaikh903472c2017-12-04 17:41:44 -0800269 }"
270
271 # Must leave UART0 enabled or SD/eMMC will not work as PCI
272 register "SerialIoDevMode" = "{
273 [PchSerialIoIndexI2C0] = PchSerialIoPci,
274 [PchSerialIoIndexI2C1] = PchSerialIoPci,
275 [PchSerialIoIndexI2C2] = PchSerialIoPci,
276 [PchSerialIoIndexI2C3] = PchSerialIoPci,
277 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
278 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
279 [PchSerialIoIndexSpi0] = PchSerialIoPci,
280 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
281 [PchSerialIoIndexUart0] = PchSerialIoPci,
282 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
283 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
284 }"
285
286 register "speed_shift_enable" = "1"
287
John Su31ff06a2018-06-13 14:28:46 +0800288 register "tcc_offset" = "3" # TCC of 97C
Gaggery Tsaicb304c12018-02-07 17:17:05 +0800289 register "psys_pmax" = "101"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800290
Furquan Shaikh39d30212018-03-01 18:08:06 -0800291 # PCH Trip Temperature in degree C
292 register "pch_trip_temp" = "75"
293
Furquan Shaikh903472c2017-12-04 17:41:44 -0800294 device cpu_cluster 0 on
295 device lapic 0 on end
296 end
297 device domain 0 on
298 device pci 00.0 on end # Host Bridge
299 device pci 02.0 on end # Integrated Graphics Device
300 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700301 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800302 device pci 14.2 on end # Thermal Subsystem
Crystal Line099b302018-02-26 17:04:06 +0800303 device pci 15.0 on
304 chip drivers/i2c/generic
305 register "hid" = ""ELAN0001""
306 register "desc" = ""ELAN Touchscreen""
307 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
308 register "probed" = "1"
309 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
310 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700311 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700312 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700313 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700314 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800315 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700316 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
317 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800318 device i2c 10 on end
319 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800320 chip drivers/i2c/generic
321 register "hid" = ""RAYD0001""
322 register "desc" = ""Raydium Touchscreen""
323 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
324 register "probed" = "1"
325 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
326 register "reset_delay_ms" = "1"
327 register "reset_off_delay_ms" = "2"
328 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
329 register "enable_delay_ms" = "10"
330 register "enable_off_delay_ms" = "100"
331 register "has_power_resource" = "1"
332 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
333 register "stop_delay_ms" = "20"
334 register "stop_off_delay_ms" = "2"
335 device i2c 39 on end
336 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800337 chip drivers/i2c/hid
338 register "generic.hid" = ""SYTS7817""
339 register "generic.desc" = ""Synaptics Touchscreen""
340 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
341 register "generic.probed" = "1"
342 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
343 register "generic.enable_delay_ms" = "45"
344 register "generic.has_power_resource" = "1"
345 register "generic.disable_gpio_export_in_crs" = "1"
346 register "hid_desc_reg_offset" = "0x20"
347 device i2c 20 on end
348 end
Crystal Line099b302018-02-26 17:04:06 +0800349 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800350 device pci 15.1 on
351 chip drivers/i2c/generic
352 register "hid" = ""ELAN0000""
353 register "desc" = ""ELAN Touchpad""
354 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800355 register "wake" = "GPE0_DW2_16"
van_chenb94b2c72018-01-05 15:45:03 +0800356 device i2c 15 on end
357 end
ivy_jianb7641e82018-04-30 09:53:11 +0800358 chip drivers/i2c/hid
359 register "generic.hid" = ""PNP0C50""
360 register "generic.desc" = ""Synaptics Touchpad""
361 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
362 register "generic.wake" = "GPE0_DW2_16"
363 register "generic.probed" = "1"
364 register "hid_desc_reg_offset" = "0x20"
365 device i2c 0x2c on end
366 end
van_chenb94b2c72018-01-05 15:45:03 +0800367 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800368 device pci 15.2 on
369 chip drivers/i2c/hid
370 register "generic.hid" = ""WCOM005C""
371 register "generic.desc" = ""WCOM Digitizer""
372 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
373 register "generic.probed" = "1"
374 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
375 register "generic.reset_delay_ms" = "20"
376 register "generic.has_power_resource" = "1"
377 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700378 register "generic.wake" = "GPE0_DW2_01"
jasper leef393d432018-03-05 20:01:42 +0800379 register "hid_desc_reg_offset" = "0x1"
380 device i2c 0x9 on end
381 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700382 chip drivers/generic/gpio_keys
383 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700384 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
385 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700386 register "key.linux_code" = "SW_PEN_INSERTED"
387 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700388 register "key.label" = ""pen_insert""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700389 device generic 0 on end
390 end
jasper leef393d432018-03-05 20:01:42 +0800391 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800392 device pci 15.3 on
393 chip drivers/generic/max98357a
394 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
395 register "sdmode_delay" = "5"
396 device generic 0 on end
397 end
398 chip drivers/i2c/da7219
399 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
400 register "btn_cfg" = "50"
401 register "mic_det_thr" = "500"
402 register "jack_ins_deb" = "20"
403 register "jack_det_rate" = ""32ms_64ms""
404 register "jack_rem_deb" = "1"
405 register "a_d_btn_thr" = "0xa"
406 register "d_b_btn_thr" = "0x16"
407 register "b_c_btn_thr" = "0x21"
408 register "c_mic_btn_thr" = "0x3e"
409 register "btn_avg" = "4"
410 register "adc_1bit_rpt" = "1"
411 register "micbias_lvl" = "2600"
412 register "mic_amp_in_sel" = ""diff""
413 device i2c 1A on end
414 end
415 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800416 device pci 16.0 on end # Management Engine Interface 1
417 device pci 16.1 off end # Management Engine Interface 2
418 device pci 16.2 off end # Management Engine IDE-R
419 device pci 16.3 off end # Management Engine KT Redirection
420 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800421 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800422 device pci 19.0 on end # UART #2
423 device pci 19.1 off end # I2C #5
424 device pci 19.2 off end # I2C #4
425 device pci 1c.0 on end # PCI Express Port 1
426 device pci 1c.1 off end # PCI Express Port 2
427 device pci 1c.2 off end # PCI Express Port 3
428 device pci 1c.3 on
429 chip drivers/intel/wifi
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800430 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800431 device pci 00.0 on end
432 end
433 end # PCI Express Port 4
434 device pci 1c.4 on end # PCI Express Port 5
435 device pci 1c.5 off end # PCI Express Port 6
436 device pci 1c.6 off end # PCI Express Port 7
437 device pci 1c.7 off end # PCI Express Port 8
438 device pci 1d.0 on end # PCI Express Port 9
439 device pci 1d.1 off end # PCI Express Port 10
440 device pci 1d.2 off end # PCI Express Port 11
441 device pci 1d.3 off end # PCI Express Port 12
442 device pci 1e.0 on end # UART #0
443 device pci 1e.1 off end # UART #1
444 device pci 1e.2 on
445 chip drivers/spi/acpi
446 register "hid" = "ACPI_DT_NAMESPACE_HID"
447 register "compat_string" = ""google,cr50""
448 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
449 device spi 0 on end
450 end
451 end # GSPI #0
452 device pci 1e.3 off end # GSPI #1
453 device pci 1e.4 on end # eMMC
454 device pci 1e.5 off end # SDIO
455 device pci 1e.6 off end # SDCard
456 device pci 1f.0 on
457 chip ec/google/chromeec
458 device pnp 0c09.0 on end
459 end
460 end # LPC Interface
461 device pci 1f.1 on end # P2SB
462 device pci 1f.2 on end # Power Management Controller
463 device pci 1f.3 on end # Intel HDA
464 device pci 1f.4 on end # SMBus
465 device pci 1f.5 on end # PCH SPI
466 device pci 1f.6 off end # GbE
467 end
468end