blob: e4d148c3e2f45cd45f239d699de331779aaa928c [file] [log] [blame]
Furquan Shaikh903472c2017-12-04 17:41:44 -08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh903472c2017-12-04 17:41:44 -08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "1"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9076b7b2018-02-05 12:08:57 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh903472c2017-12-04 17:41:44 -080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Frank Wu2a67c372018-03-30 14:24:05 +080027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Furquan Shaikh903472c2017-12-04 17:41:44 -080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
34 register "ProbelessTrace" = "0"
35 register "EnableLan" = "0"
Kane Chencb8123a2018-01-22 16:24:10 +080036 register "EnableSata" = "0"
37 register "SataSalpSupport" = "0"
Furquan Shaikhac9fd162017-12-17 03:19:18 -080038 register "SataMode" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080039 register "EnableAzalia" = "1"
40 register "DspEnable" = "1"
41 register "IoBufferOwnership" = "3"
42 register "EnableTraceHub" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080043 register "SsicPortEnable" = "0"
44 register "SmbusEnable" = "1"
45 register "Cio2Enable" = "0"
46 register "SaImguEnable" = "0"
47 register "ScsEmmcEnabled" = "1"
48 register "ScsEmmcHs400Enabled" = "1"
49 register "ScsSdCardEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080050 register "PttSwitch" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080051 register "SkipExtGfxScan" = "1"
52 register "Device4Enable" = "1"
53 register "HeciEnabled" = "0"
Furquan Shaikh903472c2017-12-04 17:41:44 -080054 register "SaGv" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -080055 register "PmConfigSlpS3MinAssert" = "2" # 50ms
56 register "PmConfigSlpS4MinAssert" = "1" # 1s
57 register "PmConfigSlpSusMinAssert" = "1" # 500ms
58 register "PmConfigSlpAMinAssert" = "3" # 2s
59 register "PmTimerDisabled" = "1"
60
Shelley Chen60c44e22018-08-01 10:41:27 -070061 # Intersil VR c-state issue workaround
62 # send VR mailbox command for IA/GT/SA rails
63 register "IslVrCmd" = "2"
64
Furquan Shaikh903472c2017-12-04 17:41:44 -080065 register "pirqa_routing" = "PCH_IRQ11"
66 register "pirqb_routing" = "PCH_IRQ10"
67 register "pirqc_routing" = "PCH_IRQ11"
68 register "pirqd_routing" = "PCH_IRQ11"
69 register "pirqe_routing" = "PCH_IRQ11"
70 register "pirqf_routing" = "PCH_IRQ11"
71 register "pirqg_routing" = "PCH_IRQ11"
72 register "pirqh_routing" = "PCH_IRQ11"
73
74 # VR Settings Configuration for 4 Domains
75 #+----------------+-------+-------+-------+-------+
76 #| Domain/Setting | SA | IA | GTUS | GTS |
77 #+----------------+-------+-------+-------+-------+
78 #| Psi1Threshold | 20A | 20A | 20A | 20A |
79 #| Psi2Threshold | 2A | 2A | 2A | 2A |
80 #| Psi3Threshold | 1A | 1A | 1A | 1A |
81 #| Psi3Enable | 1 | 1 | 1 | 1 |
82 #| Psi4Enable | 1 | 1 | 1 | 1 |
83 #| ImonSlope | 0 | 0 | 0 | 0 |
84 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080085 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080086 #| AcLoadline | 11 | 2.4 | 3.1 | 3.1 |
87 #| DcLoadline | 10 | 2.46 | 3.1 | 3.1 |
Furquan Shaikh903472c2017-12-04 17:41:44 -080088 #+----------------+-------+-------+-------+-------+
89 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
90 .vr_config_enable = 1,
91 .psi1threshold = VR_CFG_AMP(20),
92 .psi2threshold = VR_CFG_AMP(2),
93 .psi3threshold = VR_CFG_AMP(1),
94 .psi3enable = 1,
95 .psi4enable = 1,
96 .imon_slope = 0x0,
97 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -080098 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +080099 .ac_loadline = 1100,
100 .dc_loadline = 1000,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800101 }"
102
103 register "domain_vr_config[VR_IA_CORE]" = "{
104 .vr_config_enable = 1,
105 .psi1threshold = VR_CFG_AMP(20),
106 .psi2threshold = VR_CFG_AMP(2),
107 .psi3threshold = VR_CFG_AMP(1),
108 .psi3enable = 1,
109 .psi4enable = 1,
110 .imon_slope = 0x0,
111 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800112 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800113 .ac_loadline = 240,
114 .dc_loadline = 246,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800115 }"
116
117 register "domain_vr_config[VR_GT_UNSLICED]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
120 .psi2threshold = VR_CFG_AMP(2),
121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800126 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800127 .ac_loadline = 310,
128 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800129 }"
130
131 register "domain_vr_config[VR_GT_SLICED]" = "{
132 .vr_config_enable = 1,
133 .psi1threshold = VR_CFG_AMP(20),
134 .psi2threshold = VR_CFG_AMP(2),
135 .psi3threshold = VR_CFG_AMP(1),
136 .psi3enable = 1,
137 .psi4enable = 1,
138 .imon_slope = 0x0,
139 .imon_offset = 0x0,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800140 .voltage_limit = 1520,
Gaggery Tsai2a81fed2018-02-05 13:47:39 +0800141 .ac_loadline = 310,
142 .dc_loadline = 310,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800143 }"
144
145 # Root port 4 (x1)
146 # PcieRpEnable: Enable root port
147 # PcieRpClkReqSupport: Enable CLKREQ#
148 # PcieRpClkReqNumber: Uses SRCCLKREQ1#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530149 # PcieRpClkSrcNumber: Uses 1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800150 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
151 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
152 register "PcieRpEnable[3]" = "1"
153 register "PcieRpClkReqSupport[3]" = "1"
154 register "PcieRpClkReqNumber[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530155 register "PcieRpClkSrcNumber[3]" = "1"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800156 register "PcieRpAdvancedErrorReporting[3]" = "1"
157 register "PcieRpLtrEnable[3]" = "1"
158
159 # Root port 5 (x4)
160 # PcieRpEnable: Enable root port
161 # PcieRpClkReqSupport: Enable CLKREQ#
162 # PcieRpClkReqNumber: Uses SRCCLKREQ3#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530163 # PcieRpClkSrcNumber: Uses 3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800164 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
165 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
166 register "PcieRpEnable[4]" = "1"
167 register "PcieRpClkReqSupport[4]" = "1"
168 register "PcieRpClkReqNumber[4]" = "3"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530169 register "PcieRpClkSrcNumber[4]" = "3"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800170 register "PcieRpAdvancedErrorReporting[4]" = "1"
171 register "PcieRpLtrEnable[4]" = "1"
172
173 # Root port 9 (x2)
174 # PcieRpEnable: Enable root port
175 # PcieRpClkReqSupport: Enable CLKREQ#
176 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530177 # PcieRpClkSrcNumber: Uses 2
Furquan Shaikh903472c2017-12-04 17:41:44 -0800178 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
179 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
180 register "PcieRpEnable[8]" = "1"
181 register "PcieRpClkReqSupport[8]" = "1"
182 register "PcieRpClkReqNumber[8]" = "2"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530183 register "PcieRpClkSrcNumber[8]" = "2"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800184 register "PcieRpAdvancedErrorReporting[8]" = "1"
185 register "PcieRpLtrEnable[8]" = "1"
186
187 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 0
188 register "usb2_ports[1]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
189 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Port
190 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Card reader
191 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # WiFi
192 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Rear camera
193 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Front camera
194
195 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 0
196 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
197 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
198 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Card reader
199
200 # Touchscreen
201 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
202
203 # Trackpad
204 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
205
206 # Pen
207 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
208
209 # Audio
210 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
211
Subrata Banikc4986eb2018-05-09 14:55:09 +0530212 # Intel Common SoC Config
213 #+-------------------+---------------------------+
214 #| Field | Value |
215 #+-------------------+---------------------------+
216 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
217 #| GSPI0 | cr50 TPM. Early init is |
218 #| | required to set up a BAR |
219 #| | for TPM communication |
220 #| | before memory is up |
221 #| I2C0 | Touchscreen |
222 #| I2C1 | Trackpad |
223 #| I2C2 | Pen |
224 #| I2C3 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530225 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530226 #+-------------------+---------------------------+
227 register "common_soc_config" = "{
228 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
229 .gspi[0] = {
230 .speed_mhz = 1,
231 .early_init = 1,
232 },
233 .i2c[0] = {
234 .speed = I2C_SPEED_FAST,
235 .speed_config[0] = {
236 .speed = I2C_SPEED_FAST,
237 .scl_lcnt = 185,
238 .scl_hcnt = 90,
239 .sda_hold = 36,
240 },
241 },
242 .i2c[1] = {
243 .speed = I2C_SPEED_FAST,
244 .speed_config[0] = {
245 .speed = I2C_SPEED_FAST,
246 .scl_lcnt = 185,
247 .scl_hcnt = 90,
248 .sda_hold = 36,
249 },
250 .early_init = 1,
251 },
252 .i2c[2] = {
253 .speed = I2C_SPEED_FAST,
254 .speed_config[0] = {
255 .speed = I2C_SPEED_FAST,
256 .scl_lcnt = 185,
257 .scl_hcnt = 100,
258 .sda_hold = 36,
259 },
260 },
261 .i2c[3] = {
262 .speed = I2C_SPEED_FAST,
263 .speed_config[0] = {
264 .speed = I2C_SPEED_FAST,
265 .scl_lcnt = 195,
266 .scl_hcnt = 90,
267 .sda_hold = 36,
268 },
269 },
Subrata Banikc077b222019-08-01 10:50:35 +0530270 .pch_thermal_trip = 75,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800271 }"
272
273 # Must leave UART0 enabled or SD/eMMC will not work as PCI
274 register "SerialIoDevMode" = "{
275 [PchSerialIoIndexI2C0] = PchSerialIoPci,
276 [PchSerialIoIndexI2C1] = PchSerialIoPci,
277 [PchSerialIoIndexI2C2] = PchSerialIoPci,
278 [PchSerialIoIndexI2C3] = PchSerialIoPci,
279 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
280 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
281 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chen715cb402018-10-26 14:07:16 -0700282 [PchSerialIoIndexSpi1] = PchSerialIoPci,
Furquan Shaikh903472c2017-12-04 17:41:44 -0800283 [PchSerialIoIndexUart0] = PchSerialIoPci,
284 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
285 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
286 }"
287
288 register "speed_shift_enable" = "1"
289
John Su31ff06a2018-06-13 14:28:46 +0800290 register "tcc_offset" = "3" # TCC of 97C
Gaggery Tsaicb304c12018-02-07 17:17:05 +0800291 register "psys_pmax" = "101"
Furquan Shaikh903472c2017-12-04 17:41:44 -0800292
Furquan Shaikh903472c2017-12-04 17:41:44 -0800293 device cpu_cluster 0 on
294 device lapic 0 on end
295 end
296 device domain 0 on
297 device pci 00.0 on end # Host Bridge
298 device pci 02.0 on end # Integrated Graphics Device
299 device pci 14.0 on end # USB xHCI
Shelley Chene1d5fac2018-06-21 14:03:00 -0700300 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh903472c2017-12-04 17:41:44 -0800301 device pci 14.2 on end # Thermal Subsystem
Crystal Line099b302018-02-26 17:04:06 +0800302 device pci 15.0 on
303 chip drivers/i2c/generic
304 register "hid" = ""ELAN0001""
305 register "desc" = ""ELAN Touchscreen""
306 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
307 register "probed" = "1"
308 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
309 register "reset_delay_ms" = "20"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700310 register "reset_off_delay_ms" = "2"
Shelley Chen6a0eafe2018-03-14 09:55:11 -0700311 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
Shelley Chene3be9c02018-05-30 20:15:18 -0700312 register "enable_delay_ms" = "5"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700313 register "enable_off_delay_ms" = "100"
Crystal Line099b302018-02-26 17:04:06 +0800314 register "has_power_resource" = "1"
Shelley Chen51be4ed2018-04-20 11:16:15 -0700315 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
316 register "stop_off_delay_ms" = "2"
Crystal Line099b302018-02-26 17:04:06 +0800317 device i2c 10 on end
318 end
Ren Kuod48a3a32018-10-31 10:22:39 +0800319 chip drivers/i2c/generic
320 register "hid" = ""RAYD0001""
321 register "desc" = ""Raydium Touchscreen""
322 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
323 register "probed" = "1"
324 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
325 register "reset_delay_ms" = "1"
326 register "reset_off_delay_ms" = "2"
327 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
328 register "enable_delay_ms" = "10"
329 register "enable_off_delay_ms" = "100"
330 register "has_power_resource" = "1"
331 register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C3)"
332 register "stop_delay_ms" = "20"
333 register "stop_off_delay_ms" = "2"
334 device i2c 39 on end
335 end
Ivy Jianaeb50d22018-04-30 11:38:00 +0800336 chip drivers/i2c/hid
337 register "generic.hid" = ""SYTS7817""
338 register "generic.desc" = ""Synaptics Touchscreen""
339 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
340 register "generic.probed" = "1"
341 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
342 register "generic.enable_delay_ms" = "45"
343 register "generic.has_power_resource" = "1"
344 register "generic.disable_gpio_export_in_crs" = "1"
345 register "hid_desc_reg_offset" = "0x20"
346 device i2c 20 on end
347 end
Crystal Line547bfc2018-11-21 15:58:20 +0800348 chip drivers/i2c/hid
349 register "generic.hid" = ""GTCH7503""
350 register "generic.desc" = ""G2TOUCH Touchscreen""
351 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
352 register "generic.probed" = "1"
353 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B3)"
354 register "generic.reset_delay_ms" = "50"
355 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_B4)"
356 register "generic.enable_delay_ms" = "1"
357 register "generic.has_power_resource" = "1"
358 register "generic.disable_gpio_export_in_crs" = "1"
359 register "hid_desc_reg_offset" = "0x01"
360 device i2c 40 on end
361 end
Crystal Line099b302018-02-26 17:04:06 +0800362 end # I2C #0
van_chenb94b2c72018-01-05 15:45:03 +0800363 device pci 15.1 on
364 chip drivers/i2c/generic
365 register "hid" = ""ELAN0000""
366 register "desc" = ""ELAN Touchpad""
367 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
Van Chenf56e71b2018-01-19 15:16:19 +0800368 register "wake" = "GPE0_DW2_16"
van_chenb94b2c72018-01-05 15:45:03 +0800369 device i2c 15 on end
370 end
ivy_jianb7641e82018-04-30 09:53:11 +0800371 chip drivers/i2c/hid
372 register "generic.hid" = ""PNP0C50""
373 register "generic.desc" = ""Synaptics Touchpad""
374 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E3_IRQ)"
375 register "generic.wake" = "GPE0_DW2_16"
376 register "generic.probed" = "1"
377 register "hid_desc_reg_offset" = "0x20"
378 device i2c 0x2c on end
379 end
van_chenb94b2c72018-01-05 15:45:03 +0800380 end # I2C #1
jasper leef393d432018-03-05 20:01:42 +0800381 device pci 15.2 on
382 chip drivers/i2c/hid
383 register "generic.hid" = ""WCOM005C""
384 register "generic.desc" = ""WCOM Digitizer""
385 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
386 register "generic.probed" = "1"
387 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D3)"
388 register "generic.reset_delay_ms" = "20"
389 register "generic.has_power_resource" = "1"
390 register "generic.disable_gpio_export_in_crs" = "1"
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700391 register "generic.wake" = "GPE0_DW2_01"
jasper leef393d432018-03-05 20:01:42 +0800392 register "hid_desc_reg_offset" = "0x1"
393 device i2c 0x9 on end
394 end
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700395 chip drivers/generic/gpio_keys
396 register "name" = ""PENH""
Shelley Chen5430d012018-05-02 15:49:41 -0700397 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_HIGH(GPP_E8)"
398 register "key.dev_name" = ""INST""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700399 register "key.linux_code" = "SW_PEN_INSERTED"
400 register "key.linux_input_type" = "EV_SW"
Shelley Chen5430d012018-05-02 15:49:41 -0700401 register "key.label" = ""pen_insert""
Shelley Chen4e0b47a2018-03-14 11:19:24 -0700402 device generic 0 on end
403 end
jasper leef393d432018-03-05 20:01:42 +0800404 end # I2C #2
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800405 device pci 15.3 on
406 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530407 register "hid" = ""MX98357A""
Gaggery Tsaiff9005b2017-12-13 16:47:57 +0800408 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
409 register "sdmode_delay" = "5"
410 device generic 0 on end
411 end
412 chip drivers/i2c/da7219
413 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
414 register "btn_cfg" = "50"
415 register "mic_det_thr" = "500"
416 register "jack_ins_deb" = "20"
417 register "jack_det_rate" = ""32ms_64ms""
418 register "jack_rem_deb" = "1"
419 register "a_d_btn_thr" = "0xa"
420 register "d_b_btn_thr" = "0x16"
421 register "b_c_btn_thr" = "0x21"
422 register "c_mic_btn_thr" = "0x3e"
423 register "btn_avg" = "4"
424 register "adc_1bit_rpt" = "1"
425 register "micbias_lvl" = "2600"
426 register "mic_amp_in_sel" = ""diff""
427 device i2c 1A on end
428 end
429 end # I2C #3
Furquan Shaikh903472c2017-12-04 17:41:44 -0800430 device pci 16.0 on end # Management Engine Interface 1
431 device pci 16.1 off end # Management Engine Interface 2
432 device pci 16.2 off end # Management Engine IDE-R
433 device pci 16.3 off end # Management Engine KT Redirection
434 device pci 16.4 off end # Management Engine Interface 3
Kane Chencb8123a2018-01-22 16:24:10 +0800435 device pci 17.0 off end # SATA
Furquan Shaikh903472c2017-12-04 17:41:44 -0800436 device pci 19.0 on end # UART #2
437 device pci 19.1 off end # I2C #5
438 device pci 19.2 off end # I2C #4
439 device pci 1c.0 on end # PCI Express Port 1
440 device pci 1c.1 off end # PCI Express Port 2
441 device pci 1c.2 off end # PCI Express Port 3
442 device pci 1c.3 on
443 chip drivers/intel/wifi
Furquan Shaikh9076b7b2018-02-05 12:08:57 -0800444 register "wake" = "GPE0_DW2_22" # Wake pin = GPP_E22
Furquan Shaikh903472c2017-12-04 17:41:44 -0800445 device pci 00.0 on end
446 end
447 end # PCI Express Port 4
448 device pci 1c.4 on end # PCI Express Port 5
449 device pci 1c.5 off end # PCI Express Port 6
450 device pci 1c.6 off end # PCI Express Port 7
451 device pci 1c.7 off end # PCI Express Port 8
452 device pci 1d.0 on end # PCI Express Port 9
453 device pci 1d.1 off end # PCI Express Port 10
454 device pci 1d.2 off end # PCI Express Port 11
455 device pci 1d.3 off end # PCI Express Port 12
456 device pci 1e.0 on end # UART #0
457 device pci 1e.1 off end # UART #1
458 device pci 1e.2 on
459 chip drivers/spi/acpi
460 register "hid" = "ACPI_DT_NAMESPACE_HID"
461 register "compat_string" = ""google,cr50""
462 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
463 device spi 0 on end
464 end
465 end # GSPI #0
Shelley Chen715cb402018-10-26 14:07:16 -0700466 device pci 1e.3 on
467 chip drivers/spi/acpi
468 register "name" = ""CRFP""
469 register "hid" = "ACPI_DT_NAMESPACE_HID"
470 register "uid" = "1"
471 register "compat_string" = ""google,cros-ec-spi""
Shelley Chenc4ce11b2018-11-27 17:19:53 -0800472 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B0_IRQ)"
473 register "wake" = "GPE0_DW0_01" # GPP_B1
Shelley Chen715cb402018-10-26 14:07:16 -0700474 device spi 0 on end
475 end # FPMCU
476 end # GSPI #1
Furquan Shaikh903472c2017-12-04 17:41:44 -0800477 device pci 1e.4 on end # eMMC
478 device pci 1e.5 off end # SDIO
479 device pci 1e.6 off end # SDCard
480 device pci 1f.0 on
481 chip ec/google/chromeec
482 device pnp 0c09.0 on end
483 end
484 end # LPC Interface
485 device pci 1f.1 on end # P2SB
486 device pci 1f.2 on end # Power Management Controller
487 device pci 1f.3 on end # Intel HDA
488 device pci 1f.4 on end # SMBus
489 device pci 1f.5 on end # PCH SPI
490 device pci 1f.6 off end # GbE
491 end
492end