blob: d037d48990bb3c765a20a8448a5677f913ae683e [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Felix Held33c548b2021-01-27 20:34:24 +010028 select SOC_AMD_COMMON_BLOCK_ACPI
29 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
30 select SOC_AMD_COMMON_BLOCK_AOAC
31 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
32 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070033 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao64d0ad32020-12-21 13:56:22 +080034 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_SUB_DECODE
Martin Roth5c354b92019-04-22 14:55:16 -060035 select SOC_AMD_COMMON_BLOCK_HDA
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_IOMMU
37 select SOC_AMD_COMMON_BLOCK_LPC
38 select SOC_AMD_COMMON_BLOCK_NONCAR
39 select SOC_AMD_COMMON_BLOCK_PCI
40 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060041 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070042 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010043 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010044 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010045 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010047 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010048 select SOC_AMD_COMMON_BLOCK_UART
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060049 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060050 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060051 select PARALLEL_MP
52 select PARALLEL_MP_AP_WORK
53 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SSE2
55 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070056 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070057 select FSP_COMPRESS_FSP_M_LZMA
58 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070059 select UDK_2017_BINDING
60 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080061 select SUPPORT_CPU_UCODE_IN_CBFS
Martin Roth5c354b92019-04-22 14:55:16 -060062
Felix Held3cc3d812020-06-17 16:16:08 +020063config FSP_M_FILE
64 string "FSP-M (memory init) binary path and filename"
65 depends on ADD_FSP_BINARIES
66 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
67 help
68 The path and filename of the FSP-M binary for this platform.
69
70config FSP_S_FILE
71 string "FSP-S (silicon init) binary path and filename"
72 depends on ADD_FSP_BINARIES
73 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
74 help
75 The path and filename of the FSP-S binary for this platform.
76
Furquan Shaikhbc456502020-06-10 16:37:23 -070077config EARLY_RESERVED_DRAM_BASE
78 hex
79 default 0x2000000
80 help
81 This variable defines the base address of the DRAM which is reserved
82 for usage by coreboot in early stages (i.e. before ramstage is up).
83 This memory gets reserved in BIOS tables to ensure that the OS does
84 not use it, thus preventing corruption of OS memory in case of S3
85 resume.
86
87config EARLYRAM_BSP_STACK_SIZE
88 hex
89 default 0x1000
90
91config PSP_APOB_DRAM_ADDRESS
92 hex
93 default 0x2001000
94 help
95 Location in DRAM where the PSP will copy the AGESA PSP Output
96 Block.
97
98config PSP_SHAREDMEM_BASE
99 hex
100 default 0x2011000 if VBOOT
101 default 0x0
102 help
103 This variable defines the base address in DRAM memory where PSP copies
104 vboot workbuf to. This is used in linker script to have a static
105 allocation for the buffer as well as for adding relevant entries in
106 BIOS directory table for the PSP.
107
108config PSP_SHAREDMEM_SIZE
109 hex
110 default 0x8000 if VBOOT
111 default 0x0
112 help
113 Sets the maximum size for the PSP to pass the vboot workbuf and
114 any logs or timestamps back to coreboot. This will be copied
115 into main memory by the PSP and will be available when the x86 is
116 started. The workbuf's base depends on the address of the reset
117 vector.
118
Martin Roth5c354b92019-04-22 14:55:16 -0600119config PRERAM_CBMEM_CONSOLE_SIZE
120 hex
121 default 0x1600
122 help
123 Increase this value if preram cbmem console is getting truncated
124
Furquan Shaikhbc456502020-06-10 16:37:23 -0700125config C_ENV_BOOTBLOCK_SIZE
126 hex
127 default 0x10000
128 help
129 Sets the size of the bootblock stage that should be loaded in DRAM.
130 This variable controls the DRAM allocation size in linker script
131 for bootblock stage.
132
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133config ROMSTAGE_ADDR
134 hex
135 default 0x2040000
136 help
137 Sets the address in DRAM where romstage should be loaded.
138
139config ROMSTAGE_SIZE
140 hex
141 default 0x80000
142 help
143 Sets the size of DRAM allocation for romstage in linker script.
144
145config FSP_M_ADDR
146 hex
147 default 0x20C0000
148 help
149 Sets the address in DRAM where FSP-M should be loaded. cbfstool
150 performs relocation of FSP-M to this address.
151
152config FSP_M_SIZE
153 hex
154 default 0x80000
155 help
156 Sets the size of DRAM allocation for FSP-M in linker script.
157
158config VERSTAGE_ADDR
159 hex
160 depends on VBOOT_SEPARATE_VERSTAGE
161 default 0x2140000
162 help
163 Sets the address in DRAM where verstage should be loaded if running
164 as a separate stage on x86.
165
166config VERSTAGE_SIZE
167 hex
168 depends on VBOOT_SEPARATE_VERSTAGE
169 default 0x80000
170 help
171 Sets the size of DRAM allocation for verstage in linker script if
172 running as a separate stage on x86.
173
174config RAMBASE
175 hex
176 default 0x10000000
177
Martin Roth5c354b92019-04-22 14:55:16 -0600178config CPU_ADDR_BITS
179 int
180 default 48
181
Martin Roth5c354b92019-04-22 14:55:16 -0600182config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600183 default 0xF8000000
184
185config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600186 default 64
187
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600188config VERSTAGE_ADDR
189 hex
190 default 0x4000000
191
Felix Held1032d222020-11-04 16:19:35 +0100192config MAX_CPUS
193 int
194 default 8
195
Martin Roth5c354b92019-04-22 14:55:16 -0600196config VGA_BIOS_ID
197 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700198 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600199 help
200 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700201 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600202
203config VGA_BIOS_FILE
204 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600205 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600206
Martin Roth86ba0d72020-02-05 16:46:30 -0700207config VGA_BIOS_SECOND
208 def_bool y
209
210config VGA_BIOS_SECOND_ID
211 string
212 default "1002,15dd,c4"
213 help
214 Because Dali and Picasso need different video BIOSes, but have the
215 same vendor/device IDs, we need an alternate method to determine the
216 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
217 and decide which rom to load.
218
219 Even though the hardware has the same vendor/device IDs, the vBIOS
220 contains a *different* device ID, confusing the situation even more.
221
222config VGA_BIOS_SECOND_FILE
223 string
224 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
225
226config CHECK_REV_IN_OPROM_NAME
227 bool
228 default y
229 help
230 Select this in the platform BIOS or chipset if the option rom has a
231 revision that needs to be checked when searching CBFS.
232
Martin Roth5c354b92019-04-22 14:55:16 -0600233config S3_VGA_ROM_RUN
234 bool
235 default n
236
237config HEAP_SIZE
238 hex
239 default 0xc0000
240
Martin Roth5c354b92019-04-22 14:55:16 -0600241config SERIRQ_CONTINUOUS_MODE
242 bool
243 default n
244 help
245 Set this option to y for serial IRQ in continuous mode.
246 Otherwise it is in quiet mode.
247
Felix Helde7382992021-01-12 23:05:56 +0100248config CONSOLE_UART_BASE_ADDRESS
249 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
250 hex
251 default 0xfedc9000 if UART_FOR_CONSOLE = 0
252 default 0xfedca000 if UART_FOR_CONSOLE = 1
253 default 0xfedc3000 if UART_FOR_CONSOLE = 2
254 default 0xfedcf000 if UART_FOR_CONSOLE = 3
255
Martin Roth5c354b92019-04-22 14:55:16 -0600256config SMM_TSEG_SIZE
257 hex
Felix Helde22eef72021-02-10 22:22:07 +0100258 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600259 default 0x0
260
261config SMM_RESERVED_SIZE
262 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600263 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600264
265config SMM_MODULE_STACK_SIZE
266 hex
267 default 0x800
268
269config ACPI_CPU_STRING
270 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700271 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600272
273config ACPI_BERT
274 bool "Build ACPI BERT Table"
275 default y
276 depends on HAVE_ACPI_TABLES
277 help
278 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600279 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600280
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700281config ACPI_BERT_SIZE
282 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600283 default 0x4000 if ACPI_BERT
284 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700285 help
286 Specify the amount of DRAM reserved for gathering the data used to
287 generate the ACPI table.
288
Jason Gleneskbc521432020-09-14 05:22:47 -0700289config ACPI_SSDT_PSD_INDEPENDENT
290 bool "Allow core p-state independent transitions"
291 default y
292 help
293 AMD recommends the ACPI _PSD object to be configured to cause
294 cores to transition between p-states independently. A vendor may
295 choose to generate _PSD object to allow cores to transition together.
296
Furquan Shaikh40a38882020-05-01 10:43:48 -0700297config CHROMEOS
298 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600299 select ALWAYS_LOAD_OPROM
300 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700301
Marshall Dawson62611412019-06-19 11:46:06 -0600302config RO_REGION_ONLY
303 string
304 depends on CHROMEOS
305 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600306
Marshall Dawson62611412019-06-19 11:46:06 -0600307config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
308 int
Martin Roth4017de02019-12-16 23:21:05 -0700309 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600310
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600311config DISABLE_SPI_FLASH_ROM_SHARING
312 def_bool n
313 help
314 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
315 which indicates a board level ROM transaction request. This
316 removes arbitration with board and assumes the chipset controls
317 the SPI flash bus entirely.
318
Marshall Dawson62611412019-06-19 11:46:06 -0600319config MAINBOARD_POWER_RESTORE
320 def_bool n
321 help
322 This option determines what state to go to once power is restored
323 after having been lost in S0. Select this option to automatically
324 return to S0. Otherwise the system will remain in S5 once power
325 is restored.
326
Marshall Dawson00a22082020-01-20 23:05:31 -0700327config FSP_TEMP_RAM_SIZE
328 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700329 default 0x40000
330 help
331 The amount of coreboot-allocated heap and stack usage by the FSP.
332
Marshall Dawson62611412019-06-19 11:46:06 -0600333menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600334
Martin Roth5c354b92019-04-22 14:55:16 -0600335config AMD_FWM_POSITION_INDEX
336 int "Firmware Directory Table location (0 to 5)"
337 range 0 5
338 default 0 if BOARD_ROMSIZE_KB_512
339 default 1 if BOARD_ROMSIZE_KB_1024
340 default 2 if BOARD_ROMSIZE_KB_2048
341 default 3 if BOARD_ROMSIZE_KB_4096
342 default 4 if BOARD_ROMSIZE_KB_8192
343 default 5 if BOARD_ROMSIZE_KB_16384
344 help
345 Typically this is calculated by the ROM size, but there may
346 be situations where you want to put the firmware directory
347 table in a different location.
348 0: 512 KB - 0xFFFA0000
349 1: 1 MB - 0xFFF20000
350 2: 2 MB - 0xFFE20000
351 3: 4 MB - 0xFFC20000
352 4: 8 MB - 0xFF820000
353 5: 16 MB - 0xFF020000
354
355comment "AMD Firmware Directory Table set to location for 512KB ROM"
356 depends on AMD_FWM_POSITION_INDEX = 0
357comment "AMD Firmware Directory Table set to location for 1MB ROM"
358 depends on AMD_FWM_POSITION_INDEX = 1
359comment "AMD Firmware Directory Table set to location for 2MB ROM"
360 depends on AMD_FWM_POSITION_INDEX = 2
361comment "AMD Firmware Directory Table set to location for 4MB ROM"
362 depends on AMD_FWM_POSITION_INDEX = 3
363comment "AMD Firmware Directory Table set to location for 8MB ROM"
364 depends on AMD_FWM_POSITION_INDEX = 4
365comment "AMD Firmware Directory Table set to location for 16MB ROM"
366 depends on AMD_FWM_POSITION_INDEX = 5
367
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800368config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700369 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800370 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600371
Zheng Bao6252b602020-09-11 17:06:19 +0800372config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700373 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600374 default y
375 help
376 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
377
378 If unsure, answer 'y'
379
380config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700381 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700382 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600383 help
384 Include the MP2 firmwares and configuration into the PSP build.
385
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700386 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600387
388config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700389 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700390 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600391 help
392 Select this item to include the S0i3 file into the PSP build.
393
394config HAVE_PSP_WHITELIST_FILE
395 bool "Include a debug whitelist file in PSP build"
396 default n
397 help
398 Support secured unlock prior to reset using a whitelisted
399 number? This feature requires a signed whitelist image and
400 bootloader from AMD.
401
402 If unsure, answer 'n'
403
404config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700405 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600406 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600407 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600408
Martin Rothc7acf162020-05-28 00:44:50 -0600409config PSP_SHAREDMEM_SIZE
410 hex "Maximum size of shared memory area"
411 default 0x3000 if VBOOT
412 default 0x0
413 help
414 Sets the maximum size for the PSP to pass the vboot workbuf and
415 any logs or timestamps back to coreboot. This will be copied
416 into main memory by the PSP and will be available when the x86 is
417 started.
418
Furquan Shaikh577db022020-04-24 15:52:04 -0700419config PSP_UNLOCK_SECURE_DEBUG
420 bool "Unlock secure debug"
421 default n
422 help
423 Select this item to enable secure debug options in PSP.
424
Martin Rothde498332020-09-01 11:00:28 -0600425config PSP_VERSTAGE_FILE
426 string "Specify the PSP_verstage file path"
427 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
428 default "$(obj)/psp_verstage.bin"
429 help
430 Add psp_verstage file to the build & PSP Directory Table
431
Martin Rothfe87d762020-09-01 11:04:21 -0600432config PSP_VERSTAGE_SIGNING_TOKEN
433 string "Specify the PSP_verstage Signature Token file path"
434 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
435 default ""
436 help
437 Add psp_verstage signature token to the build & PSP Directory Table
438
Marshall Dawson62611412019-06-19 11:46:06 -0600439endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600440
Martin Rothc7acf162020-05-28 00:44:50 -0600441config VBOOT
442 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600443 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600444
445config VBOOT_STARTS_BEFORE_BOOTBLOCK
446 def_bool n
447 depends on VBOOT
448 select ARCH_VERSTAGE_ARMV7
449 help
450 Runs verstage on the PSP. Only available on
451 certain Chrome OS branded parts from AMD.
452
Martin Roth5632c6b2020-10-28 11:52:30 -0600453config VBOOT_HASH_BLOCK_SIZE
454 hex
455 default 0x9000
456 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
457 help
458 Because the bulk of the time in psp_verstage to hash the RO cbfs is
459 spent in the overhead of doing svc calls, increasing the hash block
460 size significantly cuts the verstage hashing time as seen below.
461
462 4k takes 180ms
463 16k takes 44ms
464 32k takes 33.7ms
465 36k takes 32.5ms
466 There's actually still room for an even bigger stack, but we've
467 reached a point of diminishing returns.
468
Martin Roth50cca762020-08-13 11:06:18 -0600469config CMOS_RECOVERY_BYTE
470 hex
471 default 0x51
472 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
473 help
474 If the workbuf is not passed from the PSP to coreboot, set the
475 recovery flag and reboot. The PSP will read this byte, mark the
476 recovery request in VBNV, and reset the system into recovery mode.
477
478 This is the byte before the default first byte used by VBNV
479 (0x26 + 0x0E - 1)
480
Martin Roth9aa8d112020-06-04 21:31:41 -0600481if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
482
483config RWA_REGION_ONLY
484 string
485 default "apu/amdfw_a"
486 help
487 Add a space-delimited list of filenames that should only be in the
488 RW-A section.
489
490config RWB_REGION_ONLY
491 string
492 default "apu/amdfw_b"
493 help
494 Add a space-delimited list of filenames that should only be in the
495 RW-B section.
496
497config PICASSO_FW_A_POSITION
498 hex
499 help
500 Location of the AMD firmware in the RW_A region
501
502config PICASSO_FW_B_POSITION
503 hex
504 help
505 Location of the AMD firmware in the RW_B region
506
507endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
508
Martin Roth1f337622019-04-22 16:08:31 -0600509endif # SOC_AMD_PICASSO