blob: 667c20227f391f3687f52b38d41826bc66c586a4 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000034 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000036 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080039 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select PLATFORM_USES_FSP2_3
41 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070042 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070043 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070044 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070045 select SOC_INTEL_COMMON_BLOCK_ACPI
46 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070052 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070054 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
57 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
58 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053060 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000061 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070062 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070063 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070064 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053065 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_IPU
67 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053068 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000069 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
72 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
73 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070074 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070075 select SOC_INTEL_COMMON_BLOCK_SMM
76 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
80 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053081 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020083 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070084 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070085 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banik38793342023-04-19 18:38:03 +053086 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070087 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070088 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070090 select SSE2
91 select SUPPORT_CPU_UCODE_IN_CBFS
92 select TSC_MONOTONIC_TIMER
93 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +053094 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +000095 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +053096 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -080097 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +020098 help
99 Intel Meteorlake support. Mainboards should specify the SoC
100 type using the `SOC_INTEL_METEORLAKE_*` options instead
101 of selecting this option directly.
102
103config SOC_INTEL_METEORLAKE_U_H
104 bool
105 select SOC_INTEL_METEORLAKE
106 help
107 Choose this option if your mainboard has a MTL-U (9W or 15W)
108 or MTL-H (28W or 45W) SoC.
109
110 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
111 that includes the Compute, SOC, GT, and IOE tile on the same
112 package.
113
114config SOC_INTEL_METEORLAKE_S
115 bool
116 select SOC_INTEL_METEORLAKE
117 help
118 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
119 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
120
121if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700122
Subrata Banik8e158592022-12-13 12:16:52 +0530123config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
124 bool
125 default y
126 select SOC_INTEL_COMMON_BLOCK_TCSS
127 select SOC_INTEL_COMMON_BLOCK_USB4
128 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
129 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
130
Subrata Banik43004212022-12-13 12:20:47 +0530131config METEORLAKE_CAR_ENHANCED_NEM
132 bool
133 default y if !INTEL_CAR_NEM
134 select INTEL_CAR_NEM_ENHANCED
135 select CAR_HAS_SF_MASKS
136 select COS_MAPPED_TO_MSB
137 select CAR_HAS_L3_PROTECTED_WAYS
138
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700139config MAX_CPUS
140 int
141 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700142
143config DCACHE_RAM_BASE
144 default 0xfef00000
145
146config DCACHE_RAM_SIZE
147 default 0xc0000
148 help
149 The size of the cache-as-ram region required during bootblock
150 and/or romstage.
151
152config DCACHE_BSP_STACK_SIZE
153 hex
154 default 0x80400
155 help
156 The amount of anticipated stack usage in CAR by bootblock and
157 other stages. In the case of FSP_USES_CB_STACK default value will be
158 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
159 (~1KiB).
160
161config FSP_TEMP_RAM_SIZE
162 hex
163 default 0x20000
164 help
165 The amount of anticipated heap usage in CAR by FSP.
166 Refer to Platform FSP integration guide document to know
167 the exact FSP requirement for Heap setup.
168
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700169config CHIPSET_DEVICETREE
170 string
171 default "soc/intel/meteorlake/chipset.cb"
172
173config EXT_BIOS_WIN_BASE
174 default 0xf8000000
175
176config EXT_BIOS_WIN_SIZE
177 default 0x2000000
178
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700179config IFD_CHIPSET
180 string
Subrata Banikd624e742022-07-06 06:45:57 +0000181 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700182
183config IED_REGION_SIZE
184 hex
185 default 0x400000
186
187config HEAP_SIZE
188 hex
Subrata Banik71a2a3d2023-08-03 10:26:21 +0000189 default 0x80000 if BMP_LOGO
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700190 default 0x10000
191
Subrata Banika33bcb92022-07-06 07:07:26 +0000192# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700193# - 42 buses
194# - 194 MiB Non-prefetchable memory
195# - 448 MiB Prefetchable memory
196if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
197
198config PCIEXP_HOTPLUG_BUSES
199 int
200 default 42
201
202config PCIEXP_HOTPLUG_MEM
203 hex
204 default 0xc200000
205
206config PCIEXP_HOTPLUG_PREFETCH_MEM
207 hex
208 default 0x1c000000
209
210endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
211
212config MAX_TBT_ROOT_PORTS
213 int
214 default 4
215
216config MAX_ROOT_PORTS
217 int
218 default 12
219
220config MAX_PCIE_CLOCK_SRC
221 int
222 default 9
223
224config SMM_TSEG_SIZE
225 hex
226 default 0x800000
227
228config SMM_RESERVED_SIZE
229 hex
230 default 0x200000
231
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700232config PCR_BASE_ADDRESS
233 hex
234 default 0xe0000000
235 help
236 This option allows you to select MMIO Base Address of sideband bus.
237
Subrata Banik5557fbe2023-07-12 14:31:09 +0530238config IOE_PCR_BASE_ADDRESS
239 hex
240 default 0x3fff0000000
241 help
242 This option allows you to select MMIO Base Address of IOE sideband bus.
243
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700244config ECAM_MMCONF_BASE_ADDRESS
245 default 0xc0000000
246
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530247config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
248 int
249 default 125
250
251config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
252 int
253 default 100
254
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700255config CPU_BCLK_MHZ
256 int
257 default 100
258
259config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
260 int
261 default 120
262
263config CPU_XTAL_HZ
264 default 38400000
265
266config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
267 int
268 default 133
269
270config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
271 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000272 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700273
274config SOC_INTEL_I2C_DEV_MAX
275 int
276 default 6
277
278config SOC_INTEL_UART_DEV_MAX
279 int
280 default 3
281
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700282config SOC_INTEL_USB2_DEV_MAX
283 int
284 default 10
285
286config SOC_INTEL_USB3_DEV_MAX
287 int
288 default 2
289
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700290config CONSOLE_UART_BASE_ADDRESS
291 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700292 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700293 depends on INTEL_LPSS_UART_FOR_CONSOLE
294
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700295config VBT_DATA_SIZE_KB
296 int
297 default 9
298
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700299# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200300# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700301# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700302config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
303 hex
304 default 0x25a
305
306config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
307 hex
308 default 0x7fff
309
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700310config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700311 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700312 select VBOOT_MUST_REQUEST_DISPLAY
313 select VBOOT_STARTS_IN_BOOTBLOCK
314 select VBOOT_VBNV_CMOS
315 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
316 select VBOOT_X86_SHA256_ACCELERATION
317
Subrata Banikfebd3d72022-05-30 13:59:25 +0530318# Default hash block size is 1KiB. Increasing it to 4KiB to improve
319# hashing time as well as read time.
320config VBOOT_HASH_BLOCK_SIZE
321 hex
322 default 0x1000
323
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700324config CBFS_SIZE
325 hex
326 default 0x200000
327
328config PRERAM_CBMEM_CONSOLE_SIZE
329 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530330 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700331
Kapil Porwal1eb44252023-01-18 01:10:04 +0530332config CONSOLE_CBMEM_BUFFER_SIZE
333 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000334 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530335 default 0x40000
336
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700337config FSP_HEADER_PATH
338 string "Location of FSP headers"
339 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
340
341config FSP_FD_PATH
342 string
343 depends on FSP_USE_REPO
344 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
345
346config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
347 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800348 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700349 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800350 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700351 default 0
352 help
353 This is to control debug interface on SOC.
354 Setting non-zero value will allow to use DBC or DCI to debug SOC.
355 PlatformDebugConsent in FspmUpd.h has the details.
356
357 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800358 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
359 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700360
361config DATA_BUS_WIDTH
362 int
363 default 128
364
365config DIMMS_PER_CHANNEL
366 int
367 default 2
368
369config MRC_CHANNEL_WIDTH
370 int
371 default 16
372
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700373config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
374 hex
375 default 0x800000
376
Kapil Porwale988cc22023-01-16 16:41:49 +0000377config FSP_PUBLISH_MBP_HOB
378 bool
379 default n if CHROMEOS
380 default y
381 help
382 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
383 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
384
Subrata Banik6ee454a2023-03-30 21:01:44 +0530385config BUILDING_WITH_DEBUG_FSP
386 bool "Debug FSP is used for the build"
387 default n
388 help
389 Set this option if debug build of FSP is used.
390
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530391config DROP_CPU_FEATURE_PROGRAM_IN_FSP
392 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530393 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530394 default n
395 help
396 This is to avoid FSP running basic CPU feature programming on BSP
397 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
398 includes enabling x2APIC, MCA, MCE and Turbo etc.
399
400 Most of these feature programming are getting performed today in scope
401 of coreboot doing MP Init. Running these redundant programming in scope
402 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
403 results in CPU exception.
404
405 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
406 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
407 feature programming on BSP and APs.
408
409 This feature is default enabled, in case of "coreboot running MP init"
410 aka MP_SERVICES_PPI_V2_NOOP config is selected.
411
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700412config PCIE_LTR_MAX_SNOOP_LATENCY
413 hex
414 default 0x100f
415 help
416 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
417
418config PCIE_LTR_MAX_NO_SNOOP_LATENCY
419 hex
420 default 0x100f
421 help
422 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
423
Kane Chen70c6fb42023-07-12 19:11:41 +0800424config IOE_DIE_CLOCK_START
425 int
426 default 6 if SOC_INTEL_METEORLAKE_U_H
427
Subrata Banik36d612c2023-08-04 23:43:53 +0530428config HAVE_BMP_LOGO_COMPRESS_LZMA
429 default n
430
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700431endif