Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 1 | config SOC_INTEL_ALDERLAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Alderlake support |
| 5 | |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 6 | config SOC_INTEL_ALDERLAKE_PCH_M |
| 7 | bool |
| 8 | help |
| 9 | Choose this option if you have PCH-M chipset. |
| 10 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 11 | if SOC_INTEL_ALDERLAKE |
| 12 | |
| 13 | config CPU_SPECIFIC_OPTIONS |
| 14 | def_bool y |
Angel Pons | a25eaff | 2020-09-23 15:37:15 +0200 | [diff] [blame] | 15 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 16 | select ARCH_X86 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 17 | select BOOT_DEVICE_SUPPORTS_WRITES |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 18 | select CACHE_MRC_SETTINGS |
| 19 | select CPU_INTEL_COMMON |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 20 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Michael Niewöhner | 5307f12 | 2021-09-19 00:32:37 +0200 | [diff] [blame] | 21 | select CPU_SUPPORTS_INTEL_TME |
Michael Niewöhner | fe6070f | 2020-10-04 15:16:04 +0200 | [diff] [blame] | 22 | select CPU_SUPPORTS_PM_TIMER_EMULATION |
Eric Lai | 4ea47c3 | 2020-12-21 16:57:49 +0800 | [diff] [blame] | 23 | select DRIVERS_USB_ACPI |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 24 | select FSP_COMPRESS_FSP_S_LZ4 |
Subrata Banik | 683c95e | 2020-12-19 19:36:45 +0530 | [diff] [blame] | 25 | select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 26 | select FSP_M_XIP |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 27 | select FSP_STATUS_GLOBAL_RESET_REQUIRED_3 |
Subrata Banik | 298b359 | 2021-09-14 12:38:08 +0530 | [diff] [blame] | 28 | select FSPS_HAS_ARCH_UPD |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 29 | select GENERIC_GPIO_LIB |
| 30 | select HAVE_FSP_GOP |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 31 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 32 | select HAVE_SMI_HANDLER |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 33 | select IDT_IN_EVERY_STAGE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 34 | select INTEL_GMA_ACPI |
| 35 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
Meera Ravindranath | 81d367f | 2021-07-08 09:39:11 +0530 | [diff] [blame] | 36 | select INTEL_GMA_OPREGION_2_1 |
Subrata Banik | 0aed4e5 | 2020-10-12 17:27:31 +0530 | [diff] [blame] | 37 | select INTEL_TME |
Aamir Bohra | 30cca6c | 2021-02-04 20:57:51 +0530 | [diff] [blame] | 38 | select MP_SERVICES_PPI_V2 |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 39 | select MRC_SETTINGS_PROTECT |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 40 | select PARALLEL_MP_AP_WORK |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 41 | select MICROCODE_BLOB_UNDISCLOSED |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 42 | select PLATFORM_USES_FSP2_2 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 43 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 44 | select SOC_INTEL_COMMON |
Subrata Banik | 0808992 | 2020-10-03 13:02:06 +0530 | [diff] [blame] | 45 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 46 | select SOC_INTEL_COMMON_BLOCK |
Subrata Banik | 0808992 | 2020-10-03 13:02:06 +0530 | [diff] [blame] | 47 | select SOC_INTEL_COMMON_BLOCK_ACPI |
ravindr1 | 7459657 | 2021-03-29 19:41:25 +0530 | [diff] [blame] | 48 | select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC |
Angel Pons | 98f672a | 2021-02-19 19:42:10 +0100 | [diff] [blame] | 49 | select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO |
Tim Wawrzynczak | 5faee2e | 2021-07-01 08:24:18 -0600 | [diff] [blame] | 50 | select SOC_INTEL_COMMON_BLOCK_ACPI_PEP |
| 51 | select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ |
Subrata Banik | 21974ab | 2020-10-31 21:40:43 +0530 | [diff] [blame] | 52 | select SOC_INTEL_COMMON_BLOCK_CAR |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 53 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 54 | select SOC_INTEL_COMMON_BLOCK_CPU |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 55 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
Angel Pons | a4cd911 | 2021-02-19 19:23:38 +0100 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 57 | select SOC_INTEL_COMMON_BLOCK_DTT |
| 58 | select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 59 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 60 | select SOC_INTEL_COMMON_BLOCK_HDA |
Tim Wawrzynczak | 0c057c2 | 2021-03-04 10:56:28 -0700 | [diff] [blame] | 61 | select SOC_INTEL_COMMON_BLOCK_IPU |
Tim Wawrzynczak | 43607e4 | 2021-05-18 09:04:42 -0600 | [diff] [blame] | 62 | select SOC_INTEL_COMMON_BLOCK_IRQ |
Furquan Shaikh | a1c247b | 2020-12-31 22:50:14 -0800 | [diff] [blame] | 63 | select SOC_INTEL_COMMON_BLOCK_MEMINIT |
Rizwan Qureshi | 307be99 | 2021-04-08 20:35:29 +0530 | [diff] [blame] | 64 | select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3 |
Lean Sheng Tan | 7502000 | 2021-06-30 01:47:48 -0700 | [diff] [blame] | 65 | select SOC_INTEL_COMMON_BLOCK_PMC_EPOC |
Sumeet R Pawnikar | 77298c6 | 2021-03-10 21:09:37 +0530 | [diff] [blame] | 66 | select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 67 | select SOC_INTEL_COMMON_BLOCK_SA |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 68 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 69 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
Subrata Banik | 8407c34 | 2021-09-08 20:15:36 +0530 | [diff] [blame] | 70 | select SOC_INTEL_COMMON_BLOCK_TCSS |
Subrata Banik | b2e8bd8 | 2021-11-17 15:35:05 +0530 | [diff] [blame] | 71 | select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC |
Eric Lai | 4ea47c3 | 2020-12-21 16:57:49 +0800 | [diff] [blame] | 72 | select SOC_INTEL_COMMON_BLOCK_USB4 |
| 73 | select SOC_INTEL_COMMON_BLOCK_USB4_PCIE |
| 74 | select SOC_INTEL_COMMON_BLOCK_USB4_XHCI |
Tim Wawrzynczak | 242da79 | 2020-11-10 10:13:54 -0700 | [diff] [blame] | 75 | select SOC_INTEL_COMMON_BLOCK_XHCI |
| 76 | select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 77 | select SOC_INTEL_COMMON_FSP_RESET |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 78 | select SOC_INTEL_COMMON_PCH_BASE |
| 79 | select SOC_INTEL_COMMON_RESET |
Tim Wawrzynczak | c0e82e7 | 2021-06-17 12:42:35 -0600 | [diff] [blame] | 80 | select SOC_INTEL_CSE_SET_EOP |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 81 | select SSE2 |
| 82 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 83 | select TSC_MONOTONIC_TIMER |
| 84 | select UDELAY_TSC |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 85 | select UDK_202005_BINDING |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 86 | select DISPLAY_FSP_VERSION_INFO |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 87 | |
Subrata Banik | 095e2a7 | 2021-07-05 20:56:15 +0530 | [diff] [blame] | 88 | config ALDERLAKE_CAR_ENHANCED_NEM |
| 89 | bool |
| 90 | default y if !INTEL_CAR_NEM |
| 91 | select INTEL_CAR_NEM_ENHANCED |
| 92 | select CAR_HAS_SF_MASKS |
| 93 | select COS_MAPPED_TO_MSB |
| 94 | select CAR_HAS_L3_PROTECTED_WAYS |
| 95 | |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 96 | config MAX_CPUS |
| 97 | int |
| 98 | default 24 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 99 | |
| 100 | config DCACHE_RAM_BASE |
| 101 | default 0xfef00000 |
| 102 | |
| 103 | config DCACHE_RAM_SIZE |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 104 | default 0xc0000 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 105 | help |
| 106 | The size of the cache-as-ram region required during bootblock |
| 107 | and/or romstage. |
| 108 | |
| 109 | config DCACHE_BSP_STACK_SIZE |
| 110 | hex |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 111 | default 0x80400 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 112 | help |
| 113 | The amount of anticipated stack usage in CAR by bootblock and |
| 114 | other stages. In the case of FSP_USES_CB_STACK default value will be |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 115 | sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 116 | (~1KiB). |
| 117 | |
| 118 | config FSP_TEMP_RAM_SIZE |
| 119 | hex |
| 120 | default 0x20000 |
| 121 | help |
| 122 | The amount of anticipated heap usage in CAR by FSP. |
| 123 | Refer to Platform FSP integration guide document to know |
| 124 | the exact FSP requirement for Heap setup. |
| 125 | |
Tim Wawrzynczak | 092813a | 2020-11-24 13:48:56 -0700 | [diff] [blame] | 126 | config CHIPSET_DEVICETREE |
| 127 | string |
| 128 | default "soc/intel/alderlake/chipset.cb" |
| 129 | |
Subrata Banik | 683c95e | 2020-12-19 19:36:45 +0530 | [diff] [blame] | 130 | config EXT_BIOS_WIN_BASE |
| 131 | default 0xf8000000 |
| 132 | |
| 133 | config EXT_BIOS_WIN_SIZE |
| 134 | default 0x2000000 |
| 135 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 136 | config IFD_CHIPSET |
| 137 | string |
| 138 | default "adl" |
| 139 | |
| 140 | config IED_REGION_SIZE |
| 141 | hex |
| 142 | default 0x400000 |
| 143 | |
| 144 | config HEAP_SIZE |
| 145 | hex |
| 146 | default 0x10000 |
| 147 | |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 148 | # Intel recommends reserving the following resources per PCIe TBT root port, |
| 149 | # from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5 |
| 150 | # - 42 buses |
| 151 | # - 194 MiB Non-prefetchable memory |
| 152 | # - 448 MiB Prefetchable memory |
Furquan Shaikh | d9f5d90 | 2021-08-24 13:53:43 -0700 | [diff] [blame] | 153 | if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 154 | |
| 155 | config PCIEXP_HOTPLUG_BUSES |
| 156 | int |
| 157 | default 42 |
| 158 | |
| 159 | config PCIEXP_HOTPLUG_MEM |
| 160 | hex |
| 161 | default 0xc200000 |
| 162 | |
| 163 | config PCIEXP_HOTPLUG_PREFETCH_MEM |
| 164 | hex |
| 165 | default 0x1c000000 |
| 166 | |
Furquan Shaikh | d9f5d90 | 2021-08-24 13:53:43 -0700 | [diff] [blame] | 167 | endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 168 | |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 169 | config MAX_PCH_ROOT_PORTS |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 170 | int |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 171 | default 10 if SOC_INTEL_ALDERLAKE_PCH_M |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 172 | default 12 |
| 173 | |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 174 | config MAX_CPU_ROOT_PORTS |
| 175 | int |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 176 | default 1 if SOC_INTEL_ALDERLAKE_PCH_M |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 177 | default 3 |
| 178 | |
| 179 | config MAX_ROOT_PORTS |
| 180 | int |
| 181 | default MAX_PCH_ROOT_PORTS |
| 182 | |
Subrata Banik | cffc938 | 2021-01-29 18:41:35 +0530 | [diff] [blame] | 183 | config MAX_PCIE_CLOCK_SRC |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 184 | int |
Subrata Banik | cffc938 | 2021-01-29 18:41:35 +0530 | [diff] [blame] | 185 | default 6 if SOC_INTEL_ALDERLAKE_PCH_M |
| 186 | default 7 |
| 187 | |
| 188 | config MAX_PCIE_CLOCK_REQ |
| 189 | int |
| 190 | default 6 if SOC_INTEL_ALDERLAKE_PCH_M |
| 191 | default 10 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 192 | |
| 193 | config SMM_TSEG_SIZE |
| 194 | hex |
| 195 | default 0x800000 |
| 196 | |
| 197 | config SMM_RESERVED_SIZE |
| 198 | hex |
| 199 | default 0x200000 |
| 200 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 201 | config PCR_BASE_ADDRESS |
| 202 | hex |
| 203 | default 0xfd000000 |
| 204 | help |
| 205 | This option allows you to select MMIO Base Address of sideband bus. |
| 206 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 207 | config ECAM_MMCONF_BASE_ADDRESS |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 208 | default 0xc0000000 |
| 209 | |
| 210 | config CPU_BCLK_MHZ |
| 211 | int |
| 212 | default 100 |
| 213 | |
| 214 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
| 215 | int |
| 216 | default 120 |
| 217 | |
Michael Niewöhner | dadcbfb | 2020-10-04 14:48:05 +0200 | [diff] [blame] | 218 | config CPU_XTAL_HZ |
| 219 | default 38400000 |
| 220 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 221 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 222 | int |
| 223 | default 133 |
| 224 | |
| 225 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 226 | int |
| 227 | default 7 |
| 228 | |
| 229 | config SOC_INTEL_I2C_DEV_MAX |
| 230 | int |
Varshit B Pandya | 339f0e7 | 2021-07-14 11:08:23 +0530 | [diff] [blame] | 231 | default 8 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 232 | |
| 233 | config SOC_INTEL_UART_DEV_MAX |
| 234 | int |
| 235 | default 7 |
| 236 | |
| 237 | config CONSOLE_UART_BASE_ADDRESS |
| 238 | hex |
Bora Guvendik | 2a70419 | 2020-11-16 11:23:48 -0800 | [diff] [blame] | 239 | default 0xfe03e000 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 240 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 241 | |
Maulik V Vaghela | 996bab4 | 2021-02-05 12:03:19 +0530 | [diff] [blame] | 242 | config VBT_DATA_SIZE_KB |
| 243 | int |
| 244 | default 9 |
| 245 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 246 | # Clock divider parameters for 115200 baud rate |
| 247 | # Baudrate = (UART source clcok * M) /(N *16) |
| 248 | # ADL UART source clock: 120MHz |
| 249 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 250 | hex |
| 251 | default 0x25a |
| 252 | |
| 253 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 254 | hex |
| 255 | default 0x7fff |
| 256 | |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 257 | config VBOOT |
| 258 | select VBOOT_SEPARATE_VERSTAGE |
| 259 | select VBOOT_MUST_REQUEST_DISPLAY |
| 260 | select VBOOT_STARTS_IN_BOOTBLOCK |
| 261 | select VBOOT_VBNV_CMOS |
| 262 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Subrata Banik | 3423786 | 2021-06-17 23:36:02 +0530 | [diff] [blame] | 263 | select VBOOT_X86_SHA256_ACCELERATION |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 264 | |
MAULIK V VAGHELA | 84532da | 2021-08-25 16:41:23 +0530 | [diff] [blame] | 265 | # Default hash block size is 1KiB. Increasing it to 4KiB to improve |
| 266 | # hashing time as well as read time. This helps in improving |
| 267 | # boot time for Alder Lake. |
| 268 | config VBOOT_HASH_BLOCK_SIZE |
| 269 | hex |
| 270 | default 0x1000 |
| 271 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 272 | config CBFS_SIZE |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 273 | default 0x200000 |
| 274 | |
| 275 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 276 | hex |
Subrata Banik | bf75055 | 2021-07-10 20:30:57 +0530 | [diff] [blame] | 277 | default 0x2000 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 278 | |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 279 | config FSP_HEADER_PATH |
| 280 | string "Location of FSP headers" |
| 281 | default "src/vendorcode/intel/fsp/fsp2_0/alderlake/" |
| 282 | |
| 283 | config FSP_FD_PATH |
| 284 | string |
| 285 | depends on FSP_USE_REPO |
| 286 | default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd" |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 287 | |
| 288 | config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT |
| 289 | int "Debug Consent for ADL" |
| 290 | # USB DBC is more common for developers so make this default to 3 if |
| 291 | # SOC_INTEL_DEBUG_CONSENT=y |
| 292 | default 3 if SOC_INTEL_DEBUG_CONSENT |
| 293 | default 0 |
| 294 | help |
| 295 | This is to control debug interface on SOC. |
| 296 | Setting non-zero value will allow to use DBC or DCI to debug SOC. |
| 297 | PlatformDebugConsent in FspmUpd.h has the details. |
| 298 | |
| 299 | Desired platform debug type are |
| 300 | 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB), |
| 301 | 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC), |
| 302 | 6:Enable (2-wire DCI OOB), 7:Manual |
Furquan Shaikh | a1c247b | 2020-12-31 22:50:14 -0800 | [diff] [blame] | 303 | |
| 304 | config DATA_BUS_WIDTH |
| 305 | int |
| 306 | default 128 |
| 307 | |
| 308 | config DIMMS_PER_CHANNEL |
| 309 | int |
| 310 | default 2 |
| 311 | |
| 312 | config MRC_CHANNEL_WIDTH |
| 313 | int |
| 314 | default 16 |
| 315 | |
Francois Toguo | cea4f92 | 2021-04-16 21:20:39 -0700 | [diff] [blame] | 316 | config SOC_INTEL_CRASHLOG |
| 317 | def_bool n |
| 318 | select SOC_INTEL_COMMON_BLOCK_CRASHLOG |
| 319 | select ACPI_BERT |
| 320 | help |
| 321 | Enables CrashLog. |
| 322 | |
Furquan Shaikh | f888c68 | 2021-10-05 21:37:33 -0700 | [diff] [blame] | 323 | if STITCH_ME_BIN |
| 324 | |
| 325 | config CSE_BPDT_VERSION |
| 326 | default "1.7" |
| 327 | |
| 328 | endif |
| 329 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 330 | endif |