Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
| 2 | |
| 3 | config SOC_AMD_CEZANNE |
| 4 | bool |
| 5 | help |
| 6 | AMD Cezanne support |
| 7 | |
| 8 | if SOC_AMD_CEZANNE |
| 9 | |
| 10 | config SOC_SPECIFIC_OPTIONS |
| 11 | def_bool y |
Raul E Rangel | 24d024a | 2021-02-12 16:07:43 -0700 | [diff] [blame] | 12 | select ACPI_SOC_NVS |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 13 | select ARCH_BOOTBLOCK_X86_32 |
Kangheui Won | 66c5f25 | 2021-04-20 17:30:29 +1000 | [diff] [blame] | 14 | select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 15 | select ARCH_ROMSTAGE_X86_32 |
| 16 | select ARCH_RAMSTAGE_X86_32 |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 17 | select ARCH_X86 |
Raul E Rangel | 5461662 | 2021-02-05 17:29:12 -0700 | [diff] [blame] | 18 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
Raul E Rangel | 968f140 | 2021-08-18 11:06:57 -0600 | [diff] [blame] | 19 | select CPU_INFO_V2 |
Mathew King | c519bff | 2021-03-04 08:26:51 -0700 | [diff] [blame] | 20 | select DRIVERS_USB_ACPI |
Zheng Bao | 7b13e4e | 2021-03-16 16:13:56 +0800 | [diff] [blame] | 21 | select DRIVERS_I2C_DESIGNWARE |
Mathew King | c519bff | 2021-03-04 08:26:51 -0700 | [diff] [blame] | 22 | select DRIVERS_USB_PCI_XHCI |
Felix Held | c963499 | 2021-01-26 21:35:39 +0100 | [diff] [blame] | 23 | select FSP_COMPRESS_FSP_M_LZMA |
| 24 | select FSP_COMPRESS_FSP_S_LZMA |
Raul E Rangel | e925af2 | 2021-03-30 16:32:20 -0600 | [diff] [blame] | 25 | select GENERIC_GPIO_LIB |
Felix Held | 8602495 | 2021-02-03 23:44:28 +0100 | [diff] [blame] | 26 | select HAVE_ACPI_TABLES |
Felix Held | 44f4153 | 2020-12-09 02:01:16 +0100 | [diff] [blame] | 27 | select HAVE_CF9_RESET |
Felix Held | 227c649 | 2021-03-22 14:44:58 +0100 | [diff] [blame] | 28 | select HAVE_EM100_SUPPORT |
Nikolai Vyssotski | 0671d73 | 2021-03-11 19:12:38 -0600 | [diff] [blame] | 29 | select HAVE_FSP_GOP |
Felix Held | ee2a365 | 2021-02-09 23:43:17 +0100 | [diff] [blame] | 30 | select HAVE_SMI_HANDLER |
Felix Held | cb97734 | 2021-01-19 20:36:38 +0100 | [diff] [blame] | 31 | select IDT_IN_EVERY_STAGE |
Felix Held | 7aacdd1 | 2021-02-10 23:27:47 +0100 | [diff] [blame] | 32 | select PARALLEL_MP_AP_WORK |
Felix Held | 8d0a609 | 2021-01-14 01:40:50 +0100 | [diff] [blame] | 33 | select PLATFORM_USES_FSP2_0 |
Raul E Rangel | 95b3dc3 | 2021-03-24 16:53:37 -0600 | [diff] [blame] | 34 | select PROVIDES_ROM_SHARING |
Karthikeyan Ramasubramanian | 1140b7c | 2021-09-17 16:33:35 -0600 | [diff] [blame] | 35 | select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 36 | select RESET_VECTOR_IN_RAM |
Felix Held | 7cd81b9 | 2021-02-11 14:58:08 +0100 | [diff] [blame] | 37 | select RTC |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 38 | select SOC_AMD_COMMON |
Karthikeyan Ramasubramanian | fbb027e | 2021-04-23 11:48:06 -0600 | [diff] [blame] | 39 | select SOC_AMD_COMMON_BLOCK_ACP |
Felix Held | bb4bee85 | 2021-02-10 16:53:53 +0100 | [diff] [blame] | 40 | select SOC_AMD_COMMON_BLOCK_ACPI |
Felix Held | 64de2c1 | 2020-12-05 20:53:59 +0100 | [diff] [blame] | 41 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
Felix Held | dd882f3 | 2021-05-12 01:23:50 +0200 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_ACPI_ALIB |
Eric Lai | 65b0afe | 2021-04-09 11:50:48 +0800 | [diff] [blame] | 43 | select SOC_AMD_COMMON_BLOCK_ACPI_GPIO |
Jason Glenesk | 8d35428 | 2021-07-20 05:21:54 -0700 | [diff] [blame] | 44 | select SOC_AMD_COMMON_BLOCK_ACPI_IVRS |
Felix Held | 62ef88f | 2020-12-08 23:18:19 +0100 | [diff] [blame] | 45 | select SOC_AMD_COMMON_BLOCK_AOAC |
Felix Held | 9a6bc07 | 2021-03-05 00:14:08 +0100 | [diff] [blame] | 46 | select SOC_AMD_COMMON_BLOCK_APOB |
Felix Held | 07462ef | 2020-12-11 15:55:45 +0100 | [diff] [blame] | 47 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
Felix Held | ea32c52 | 2021-02-13 01:42:44 +0100 | [diff] [blame] | 48 | select SOC_AMD_COMMON_BLOCK_DATA_FABRIC |
Nikolai Vyssotski | 0671d73 | 2021-03-11 19:12:38 -0600 | [diff] [blame] | 49 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Felix Held | 28e2353 | 2021-02-24 20:52:08 +0100 | [diff] [blame] | 50 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Zheng Bao | b0f00ed | 2021-03-16 15:28:49 +0800 | [diff] [blame] | 51 | select SOC_AMD_COMMON_BLOCK_I2C |
Raul E Rangel | 3acc515 | 2021-06-09 13:36:10 -0600 | [diff] [blame] | 52 | select SOC_AMD_COMMON_BLOCK_IOMMU |
Zheng Bao | 3da5569 | 2021-01-26 18:30:18 +0800 | [diff] [blame] | 53 | select SOC_AMD_COMMON_BLOCK_LPC |
Felix Held | 1e1d490 | 2021-07-14 00:05:39 +0200 | [diff] [blame] | 54 | select SOC_AMD_COMMON_BLOCK_MCAX |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 55 | select SOC_AMD_COMMON_BLOCK_NONCAR |
Raul E Rangel | a6529e7 | 2021-02-09 14:38:36 -0700 | [diff] [blame] | 56 | select SOC_AMD_COMMON_BLOCK_PCI |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 57 | select SOC_AMD_COMMON_BLOCK_PCI_MMCONF |
Raul E Rangel | e4f8317 | 2021-05-10 14:49:55 -0600 | [diff] [blame] | 58 | select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER |
Karthikeyan Ramasubramanian | f62bbc8 | 2021-03-30 15:19:12 -0600 | [diff] [blame] | 59 | select SOC_AMD_COMMON_BLOCK_PM |
Martin Roth | 31f7a72 | 2021-03-23 14:53:58 -0600 | [diff] [blame] | 60 | select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE |
Felix Held | 338d670 | 2021-01-29 23:13:56 +0100 | [diff] [blame] | 61 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Felix Held | 4be064a | 2020-12-08 17:21:04 +0100 | [diff] [blame] | 62 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Zheng Bao | 02a5ddd | 2020-12-15 22:16:51 +0800 | [diff] [blame] | 63 | select SOC_AMD_COMMON_BLOCK_SMI |
Felix Held | bc13481 | 2021-02-10 02:26:10 +0100 | [diff] [blame] | 64 | select SOC_AMD_COMMON_BLOCK_SMM |
Felix Held | 7f3f52d | 2021-03-03 18:56:41 +0100 | [diff] [blame] | 65 | select SOC_AMD_COMMON_BLOCK_SMU |
Raul E Rangel | 5461662 | 2021-02-05 17:29:12 -0700 | [diff] [blame] | 66 | select SOC_AMD_COMMON_BLOCK_SPI |
Felix Held | 65783fb | 2020-12-04 17:38:46 +0100 | [diff] [blame] | 67 | select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H |
Felix Held | 8a3d4d5 | 2021-01-13 03:06:21 +0100 | [diff] [blame] | 68 | select SOC_AMD_COMMON_BLOCK_UART |
Raul E Rangel | 35dc4b0 | 2021-02-12 16:04:27 -0700 | [diff] [blame] | 69 | select SOC_AMD_COMMON_BLOCK_UCODE |
Nikolai Vyssotski | cbc7c50 | 2021-04-28 18:24:28 -0500 | [diff] [blame] | 70 | select SOC_AMD_COMMON_FSP_DMI_TABLES |
Raul E Rangel | fd7ed87 | 2021-05-04 15:42:09 -0600 | [diff] [blame] | 71 | select SOC_AMD_COMMON_FSP_PCI |
Felix Held | cc975c5 | 2021-01-23 00:18:08 +0100 | [diff] [blame] | 72 | select SSE2 |
Felix Held | 8d0a609 | 2021-01-14 01:40:50 +0100 | [diff] [blame] | 73 | select UDK_2017_BINDING |
Felix Held | f09221c | 2021-01-22 23:50:54 +0100 | [diff] [blame] | 74 | select X86_AMD_FIXED_MTRRS |
Felix Held | 7aacdd1 | 2021-02-10 23:27:47 +0100 | [diff] [blame] | 75 | select X86_AMD_INIT_SIPI |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 76 | |
Angel Pons | 6f5a658 | 2021-06-22 15:18:07 +0200 | [diff] [blame] | 77 | config ARCH_ALL_STAGES_X86 |
| 78 | default n |
| 79 | |
Raul E Rangel | 35dc4b0 | 2021-02-12 16:04:27 -0700 | [diff] [blame] | 80 | config SOC_AMD_COMMON_BLOCK_UCODE_SIZE |
| 81 | default 5568 |
| 82 | |
Furquan Shaikh | 696f4ea | 2021-01-08 11:48:52 -0800 | [diff] [blame] | 83 | config CHIPSET_DEVICETREE |
| 84 | string |
| 85 | default "soc/amd/cezanne/chipset.cb" |
| 86 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 87 | config EARLY_RESERVED_DRAM_BASE |
| 88 | hex |
| 89 | default 0x2000000 |
| 90 | help |
| 91 | This variable defines the base address of the DRAM which is reserved |
| 92 | for usage by coreboot in early stages (i.e. before ramstage is up). |
| 93 | This memory gets reserved in BIOS tables to ensure that the OS does |
| 94 | not use it, thus preventing corruption of OS memory in case of S3 |
| 95 | resume. |
| 96 | |
| 97 | config EARLYRAM_BSP_STACK_SIZE |
| 98 | hex |
| 99 | default 0x1000 |
| 100 | |
| 101 | config PSP_APOB_DRAM_ADDRESS |
| 102 | hex |
| 103 | default 0x2001000 |
| 104 | help |
| 105 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 106 | Block. |
| 107 | |
Kangheui Won | 66c5f25 | 2021-04-20 17:30:29 +1000 | [diff] [blame] | 108 | config PSP_SHAREDMEM_BASE |
| 109 | hex |
| 110 | default 0x2011000 if VBOOT |
| 111 | default 0x0 |
| 112 | help |
| 113 | This variable defines the base address in DRAM memory where PSP copies |
| 114 | the vboot workbuf. This is used in the linker script to have a static |
| 115 | allocation for the buffer as well as for adding relevant entries in |
| 116 | the BIOS directory table for the PSP. |
| 117 | |
| 118 | config PSP_SHAREDMEM_SIZE |
| 119 | hex |
| 120 | default 0x8000 if VBOOT |
| 121 | default 0x0 |
| 122 | help |
| 123 | Sets the maximum size for the PSP to pass the vboot workbuf and |
| 124 | any logs or timestamps back to coreboot. This will be copied |
| 125 | into main memory by the PSP and will be available when the x86 is |
| 126 | started. The workbuf's base depends on the address of the reset |
| 127 | vector. |
| 128 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 129 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 130 | hex |
| 131 | default 0x1600 |
| 132 | help |
| 133 | Increase this value if preram cbmem console is getting truncated |
| 134 | |
Kangheui Won | 4020aa7 | 2021-05-20 09:56:39 +1000 | [diff] [blame] | 135 | config CBFS_MCACHE_SIZE |
| 136 | hex |
| 137 | default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 138 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 139 | config C_ENV_BOOTBLOCK_SIZE |
| 140 | hex |
| 141 | default 0x10000 |
| 142 | help |
| 143 | Sets the size of the bootblock stage that should be loaded in DRAM. |
| 144 | This variable controls the DRAM allocation size in linker script |
| 145 | for bootblock stage. |
| 146 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 147 | config ROMSTAGE_ADDR |
| 148 | hex |
| 149 | default 0x2040000 |
| 150 | help |
| 151 | Sets the address in DRAM where romstage should be loaded. |
| 152 | |
| 153 | config ROMSTAGE_SIZE |
| 154 | hex |
| 155 | default 0x80000 |
| 156 | help |
| 157 | Sets the size of DRAM allocation for romstage in linker script. |
| 158 | |
| 159 | config FSP_M_ADDR |
| 160 | hex |
| 161 | default 0x20C0000 |
| 162 | help |
| 163 | Sets the address in DRAM where FSP-M should be loaded. cbfstool |
| 164 | performs relocation of FSP-M to this address. |
| 165 | |
| 166 | config FSP_M_SIZE |
| 167 | hex |
Karthikeyan Ramasubramanian | c2310a1 | 2021-08-31 12:39:47 -0600 | [diff] [blame] | 168 | default 0xC0000 |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 169 | help |
| 170 | Sets the size of DRAM allocation for FSP-M in linker script. |
| 171 | |
Felix Held | 8d0a609 | 2021-01-14 01:40:50 +0100 | [diff] [blame] | 172 | config FSP_TEMP_RAM_SIZE |
| 173 | hex |
| 174 | default 0x40000 |
| 175 | help |
| 176 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 177 | |
Raul E Rangel | 72616b3 | 2021-02-05 16:48:42 -0700 | [diff] [blame] | 178 | config VERSTAGE_ADDR |
| 179 | hex |
| 180 | depends on VBOOT_SEPARATE_VERSTAGE |
Karthikeyan Ramasubramanian | c2310a1 | 2021-08-31 12:39:47 -0600 | [diff] [blame] | 181 | default 0x2180000 |
Raul E Rangel | 72616b3 | 2021-02-05 16:48:42 -0700 | [diff] [blame] | 182 | help |
| 183 | Sets the address in DRAM where verstage should be loaded if running |
| 184 | as a separate stage on x86. |
| 185 | |
| 186 | config VERSTAGE_SIZE |
| 187 | hex |
| 188 | depends on VBOOT_SEPARATE_VERSTAGE |
| 189 | default 0x80000 |
| 190 | help |
| 191 | Sets the size of DRAM allocation for verstage in linker script if |
| 192 | running as a separate stage on x86. |
| 193 | |
Raul E Rangel | 61c9cd9 | 2021-11-02 11:51:48 -0600 | [diff] [blame] | 194 | config ASYNC_FILE_LOADING |
| 195 | bool "Loads files from SPI asynchronously" |
| 196 | select COOP_MULTITASKING |
| 197 | select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA |
| 198 | select PAYLOAD_PRELOAD |
| 199 | help |
| 200 | When enabled, the platform will use the LPC SPI DMA controller to |
| 201 | asynchronously load contents from the SPI ROM. This will improve |
| 202 | boot time because the CPUs can be performing useful work while the |
| 203 | SPI contents are being preloaded. |
| 204 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 205 | config RAMBASE |
| 206 | hex |
| 207 | default 0x10000000 |
| 208 | |
Raul E Rangel | 72616b3 | 2021-02-05 16:48:42 -0700 | [diff] [blame] | 209 | config RO_REGION_ONLY |
| 210 | string |
| 211 | depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A |
| 212 | default "apu/amdfw" |
| 213 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 214 | config MMCONF_BASE_ADDRESS |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 215 | default 0xF8000000 |
| 216 | |
| 217 | config MMCONF_BUS_NUMBER |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 218 | default 64 |
| 219 | |
Felix Held | 8861562 | 2021-01-19 23:51:45 +0100 | [diff] [blame] | 220 | config MAX_CPUS |
| 221 | int |
| 222 | default 16 |
Felix Held | b77387f | 2021-04-23 22:16:04 +0200 | [diff] [blame] | 223 | help |
| 224 | Maximum number of threads the platform can have. |
Felix Held | 8861562 | 2021-01-19 23:51:45 +0100 | [diff] [blame] | 225 | |
Felix Held | 8a3d4d5 | 2021-01-13 03:06:21 +0100 | [diff] [blame] | 226 | config CONSOLE_UART_BASE_ADDRESS |
| 227 | depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART |
| 228 | hex |
| 229 | default 0xfedc9000 if UART_FOR_CONSOLE = 0 |
| 230 | default 0xfedca000 if UART_FOR_CONSOLE = 1 |
| 231 | |
Felix Held | ee2a365 | 2021-02-09 23:43:17 +0100 | [diff] [blame] | 232 | config SMM_TSEG_SIZE |
| 233 | hex |
Felix Held | e22eef7 | 2021-02-10 22:22:07 +0100 | [diff] [blame] | 234 | default 0x800000 if HAVE_SMI_HANDLER |
Felix Held | ee2a365 | 2021-02-09 23:43:17 +0100 | [diff] [blame] | 235 | default 0x0 |
| 236 | |
| 237 | config SMM_RESERVED_SIZE |
| 238 | hex |
| 239 | default 0x180000 |
| 240 | |
| 241 | config SMM_MODULE_STACK_SIZE |
| 242 | hex |
| 243 | default 0x800 |
| 244 | |
Felix Held | 90b0701 | 2021-04-15 20:23:56 +0200 | [diff] [blame] | 245 | config ACPI_BERT |
| 246 | bool "Build ACPI BERT Table" |
| 247 | default y |
| 248 | depends on HAVE_ACPI_TABLES |
| 249 | help |
| 250 | Report Machine Check errors identified in POST to the OS in an |
| 251 | ACPI Boot Error Record Table. |
| 252 | |
| 253 | config ACPI_BERT_SIZE |
| 254 | hex |
| 255 | default 0x4000 if ACPI_BERT |
| 256 | default 0x0 |
| 257 | help |
| 258 | Specify the amount of DRAM reserved for gathering the data used to |
| 259 | generate the ACPI table. |
| 260 | |
Zheng Bao | 7b13e4e | 2021-03-16 16:13:56 +0800 | [diff] [blame] | 261 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 262 | int |
| 263 | default 150 |
| 264 | |
Raul E Rangel | 95b3dc3 | 2021-03-24 16:53:37 -0600 | [diff] [blame] | 265 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 266 | def_bool n |
| 267 | help |
| 268 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 269 | which indicates a board level ROM transaction request. This |
| 270 | removes arbitration with board and assumes the chipset controls |
| 271 | the SPI flash bus entirely. |
| 272 | |
Felix Held | 27b295b | 2021-03-25 01:20:41 +0100 | [diff] [blame] | 273 | config DISABLE_KEYBOARD_RESET_PIN |
| 274 | bool |
| 275 | help |
| 276 | Instruct the SoC to not use the state of GPIO_129 as keyboard reset |
| 277 | signal. When this pin is used as GPIO and the keyboard reset |
| 278 | functionality isn't disabled, configuring it as an output and driving |
| 279 | it as 0 will cause a reset. |
| 280 | |
Jason Glenesk | 79542fa | 2021-03-10 03:50:57 -0800 | [diff] [blame] | 281 | config ACPI_SSDT_PSD_INDEPENDENT |
| 282 | bool "Allow core p-state independent transitions" |
| 283 | default y |
| 284 | help |
| 285 | AMD recommends the ACPI _PSD object to be configured to cause |
| 286 | cores to transition between p-states independently. A vendor may |
| 287 | choose to generate _PSD object to allow cores to transition together. |
| 288 | |
Zheng Bao | f51738d | 2021-01-20 16:43:52 +0800 | [diff] [blame] | 289 | menu "PSP Configuration Options" |
| 290 | |
| 291 | config AMD_FWM_POSITION_INDEX |
| 292 | int "Firmware Directory Table location (0 to 5)" |
| 293 | range 0 5 |
| 294 | default 0 if BOARD_ROMSIZE_KB_512 |
| 295 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 296 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 297 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 298 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 299 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 300 | help |
| 301 | Typically this is calculated by the ROM size, but there may |
| 302 | be situations where you want to put the firmware directory |
| 303 | table in a different location. |
| 304 | 0: 512 KB - 0xFFFA0000 |
| 305 | 1: 1 MB - 0xFFF20000 |
| 306 | 2: 2 MB - 0xFFE20000 |
| 307 | 3: 4 MB - 0xFFC20000 |
| 308 | 4: 8 MB - 0xFF820000 |
| 309 | 5: 16 MB - 0xFF020000 |
| 310 | |
| 311 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 312 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 313 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 314 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 315 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 316 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 317 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 318 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 319 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 320 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 321 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 322 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 323 | |
| 324 | config AMDFW_CONFIG_FILE |
| 325 | string |
| 326 | default "src/soc/amd/cezanne/fw.cfg" |
| 327 | |
Rob Barnes | e09b681 | 2021-04-15 17:21:19 -0600 | [diff] [blame] | 328 | config PSP_DISABLE_POSTCODES |
| 329 | bool "Disable PSP post codes" |
| 330 | help |
| 331 | Disables the output of port80 post codes from PSP. |
| 332 | |
| 333 | config PSP_POSTCODES_ON_ESPI |
| 334 | bool "Use eSPI bus for PSP post codes" |
| 335 | default y |
| 336 | depends on !PSP_DISABLE_POSTCODES |
| 337 | help |
| 338 | Select to send PSP port80 post codes on eSPI bus. |
| 339 | If not selected, PSP port80 codes will be sent on LPC bus. |
| 340 | |
Zheng Bao | f51738d | 2021-01-20 16:43:52 +0800 | [diff] [blame] | 341 | config PSP_LOAD_MP2_FW |
| 342 | bool |
| 343 | default n |
| 344 | help |
| 345 | Include the MP2 firmwares and configuration into the PSP build. |
| 346 | |
| 347 | If unsure, answer 'n' |
| 348 | |
Zheng Bao | f51738d | 2021-01-20 16:43:52 +0800 | [diff] [blame] | 349 | config PSP_UNLOCK_SECURE_DEBUG |
| 350 | bool "Unlock secure debug" |
| 351 | default y |
| 352 | help |
| 353 | Select this item to enable secure debug options in PSP. |
| 354 | |
Raul E Rangel | 97b8b17 | 2021-02-24 16:59:32 -0700 | [diff] [blame] | 355 | config HAVE_PSP_WHITELIST_FILE |
| 356 | bool "Include a debug whitelist file in PSP build" |
| 357 | default n |
| 358 | help |
| 359 | Support secured unlock prior to reset using a whitelisted |
| 360 | serial number. This feature requires a signed whitelist image |
| 361 | and bootloader from AMD. |
| 362 | |
| 363 | If unsure, answer 'n' |
| 364 | |
| 365 | config PSP_WHITELIST_FILE |
| 366 | string "Debug whitelist file path" |
| 367 | depends on HAVE_PSP_WHITELIST_FILE |
| 368 | default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin" |
| 369 | |
Martin Roth | fdad5ad | 2021-04-16 11:36:01 -0600 | [diff] [blame] | 370 | config PSP_SOFTFUSE_BITS |
| 371 | string "PSP Soft Fuse bits to enable" |
| 372 | default "28 6" |
| 373 | help |
| 374 | Space separated list of Soft Fuse bits to enable. |
| 375 | Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG) |
| 376 | Bit 7: Disable PSP postcodes on Renoir and newer chips only |
| 377 | (Set by PSP_DISABLE_PORT80) |
| 378 | Bit 15: PSP post code destination: 0=LPC 1=eSPI |
| 379 | (Set by PSP_INITIALIZE_ESPI) |
| 380 | Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW) |
| 381 | |
| 382 | See #55758 (NDA) for additional bit definitions. |
| 383 | |
Kangheui Won | 66c5f25 | 2021-04-20 17:30:29 +1000 | [diff] [blame] | 384 | config PSP_VERSTAGE_FILE |
| 385 | string "Specify the PSP_verstage file path" |
| 386 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
Raul E Rangel | 21c70b1 | 2021-07-16 14:36:01 -0600 | [diff] [blame] | 387 | default "\$(obj)/psp_verstage.bin" |
Kangheui Won | 66c5f25 | 2021-04-20 17:30:29 +1000 | [diff] [blame] | 388 | help |
| 389 | Add psp_verstage file to the build & PSP Directory Table |
| 390 | |
| 391 | config PSP_VERSTAGE_SIGNING_TOKEN |
| 392 | string "Specify the PSP_verstage Signature Token file path" |
| 393 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 394 | default "" |
| 395 | help |
| 396 | Add psp_verstage signature token to the build & PSP Directory Table |
| 397 | |
Zheng Bao | f51738d | 2021-01-20 16:43:52 +0800 | [diff] [blame] | 398 | endmenu |
| 399 | |
Raul E Rangel | 06d1e4d | 2021-04-09 14:42:06 -0600 | [diff] [blame] | 400 | config VBOOT |
| 401 | select VBOOT_VBNV_CMOS |
| 402 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
| 403 | |
Kangheui Won | 66c5f25 | 2021-04-20 17:30:29 +1000 | [diff] [blame] | 404 | config VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 405 | def_bool n |
| 406 | depends on VBOOT |
| 407 | select ARCH_VERSTAGE_ARMV7 |
| 408 | help |
| 409 | Runs verstage on the PSP. Only available on |
| 410 | certain Chrome OS branded parts from AMD. |
| 411 | |
| 412 | config VBOOT_HASH_BLOCK_SIZE |
| 413 | hex |
| 414 | default 0x9000 |
| 415 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 416 | help |
| 417 | Because the bulk of the time in psp_verstage to hash the RO cbfs is |
| 418 | spent in the overhead of doing svc calls, increasing the hash block |
| 419 | size significantly cuts the verstage hashing time as seen below. |
| 420 | |
| 421 | 4k takes 180ms |
| 422 | 16k takes 44ms |
| 423 | 32k takes 33.7ms |
| 424 | 36k takes 32.5ms |
| 425 | There's actually still room for an even bigger stack, but we've |
| 426 | reached a point of diminishing returns. |
| 427 | |
| 428 | config CMOS_RECOVERY_BYTE |
| 429 | hex |
| 430 | default 0x51 |
| 431 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 432 | help |
| 433 | If the workbuf is not passed from the PSP to coreboot, set the |
| 434 | recovery flag and reboot. The PSP will read this byte, mark the |
| 435 | recovery request in VBNV, and reset the system into recovery mode. |
| 436 | |
| 437 | This is the byte before the default first byte used by VBNV |
| 438 | (0x26 + 0x0E - 1) |
| 439 | |
Kangheui Won | 1b2eeb1 | 2021-05-06 13:09:12 +1000 | [diff] [blame] | 440 | if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 441 | |
| 442 | config RWA_REGION_ONLY |
| 443 | string |
| 444 | default "apu/amdfw_a" |
| 445 | help |
| 446 | Add a space-delimited list of filenames that should only be in the |
| 447 | RW-A section. |
| 448 | |
| 449 | config RWB_REGION_ONLY |
| 450 | string |
| 451 | default "apu/amdfw_b" |
| 452 | help |
| 453 | Add a space-delimited list of filenames that should only be in the |
| 454 | RW-B section. |
| 455 | |
| 456 | endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 457 | |
Felix Held | dc2d356 | 2020-12-02 14:38:53 +0100 | [diff] [blame] | 458 | endif # SOC_AMD_CEZANNE |